Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 1 | /**************************************************************************** |
| 2 | **************************************************************************** |
| 3 | *** |
| 4 | *** This header was automatically generated from a Linux kernel header |
| 5 | *** of the same name, to make information necessary for userspace to |
| 6 | *** call into the kernel available to libc. It contains only constants, |
| 7 | *** structures, and macros generated from the original header, and thus, |
| 8 | *** contains no copyrightable information. |
| 9 | *** |
| 10 | *** To edit the content of this header, modify the corresponding |
| 11 | *** source file (e.g. under external/kernel-headers/original/) then |
| 12 | *** run bionic/libc/kernel/tools/update_all.py |
| 13 | *** |
| 14 | *** Any manual change here will be lost the next time this script will |
| 15 | *** be run. You've been warned! |
| 16 | *** |
| 17 | **************************************************************************** |
| 18 | ****************************************************************************/ |
| 19 | #ifndef LINUX_PCI_REGS_H |
| 20 | #define LINUX_PCI_REGS_H |
Christopher Ferris | 48af7cb | 2017-02-21 12:35:09 -0800 | [diff] [blame] | 21 | #define PCI_CFG_SPACE_SIZE 256 |
| 22 | #define PCI_CFG_SPACE_EXP_SIZE 4096 |
Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 23 | #define PCI_STD_HEADER_SIZEOF 64 |
Christopher Ferris | d32ca14 | 2020-02-04 16:16:51 -0800 | [diff] [blame] | 24 | #define PCI_STD_NUM_BARS 6 |
Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 25 | #define PCI_VENDOR_ID 0x00 |
Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 26 | #define PCI_DEVICE_ID 0x02 |
| 27 | #define PCI_COMMAND 0x04 |
| 28 | #define PCI_COMMAND_IO 0x1 |
| 29 | #define PCI_COMMAND_MEMORY 0x2 |
Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 30 | #define PCI_COMMAND_MASTER 0x4 |
| 31 | #define PCI_COMMAND_SPECIAL 0x8 |
| 32 | #define PCI_COMMAND_INVALIDATE 0x10 |
| 33 | #define PCI_COMMAND_VGA_PALETTE 0x20 |
Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 34 | #define PCI_COMMAND_PARITY 0x40 |
| 35 | #define PCI_COMMAND_WAIT 0x80 |
| 36 | #define PCI_COMMAND_SERR 0x100 |
| 37 | #define PCI_COMMAND_FAST_BACK 0x200 |
Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 38 | #define PCI_COMMAND_INTX_DISABLE 0x400 |
| 39 | #define PCI_STATUS 0x06 |
Christopher Ferris | 86a4837 | 2019-01-10 14:14:59 -0800 | [diff] [blame] | 40 | #define PCI_STATUS_IMM_READY 0x01 |
Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 41 | #define PCI_STATUS_INTERRUPT 0x08 |
| 42 | #define PCI_STATUS_CAP_LIST 0x10 |
Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 43 | #define PCI_STATUS_66MHZ 0x20 |
| 44 | #define PCI_STATUS_UDF 0x40 |
| 45 | #define PCI_STATUS_FAST_BACK 0x80 |
| 46 | #define PCI_STATUS_PARITY 0x100 |
Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 47 | #define PCI_STATUS_DEVSEL_MASK 0x600 |
| 48 | #define PCI_STATUS_DEVSEL_FAST 0x000 |
| 49 | #define PCI_STATUS_DEVSEL_MEDIUM 0x200 |
| 50 | #define PCI_STATUS_DEVSEL_SLOW 0x400 |
Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 51 | #define PCI_STATUS_SIG_TARGET_ABORT 0x800 |
| 52 | #define PCI_STATUS_REC_TARGET_ABORT 0x1000 |
| 53 | #define PCI_STATUS_REC_MASTER_ABORT 0x2000 |
| 54 | #define PCI_STATUS_SIG_SYSTEM_ERROR 0x4000 |
Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 55 | #define PCI_STATUS_DETECTED_PARITY 0x8000 |
| 56 | #define PCI_CLASS_REVISION 0x08 |
| 57 | #define PCI_REVISION_ID 0x08 |
| 58 | #define PCI_CLASS_PROG 0x09 |
Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 59 | #define PCI_CLASS_DEVICE 0x0a |
| 60 | #define PCI_CACHE_LINE_SIZE 0x0c |
| 61 | #define PCI_LATENCY_TIMER 0x0d |
| 62 | #define PCI_HEADER_TYPE 0x0e |
Christopher Ferris | 32ff3f8 | 2020-12-14 13:10:04 -0800 | [diff] [blame] | 63 | #define PCI_HEADER_TYPE_MASK 0x7f |
Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 64 | #define PCI_HEADER_TYPE_NORMAL 0 |
| 65 | #define PCI_HEADER_TYPE_BRIDGE 1 |
| 66 | #define PCI_HEADER_TYPE_CARDBUS 2 |
| 67 | #define PCI_BIST 0x0f |
Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 68 | #define PCI_BIST_CODE_MASK 0x0f |
| 69 | #define PCI_BIST_START 0x40 |
| 70 | #define PCI_BIST_CAPABLE 0x80 |
| 71 | #define PCI_BASE_ADDRESS_0 0x10 |
Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 72 | #define PCI_BASE_ADDRESS_1 0x14 |
| 73 | #define PCI_BASE_ADDRESS_2 0x18 |
| 74 | #define PCI_BASE_ADDRESS_3 0x1c |
| 75 | #define PCI_BASE_ADDRESS_4 0x20 |
Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 76 | #define PCI_BASE_ADDRESS_5 0x24 |
| 77 | #define PCI_BASE_ADDRESS_SPACE 0x01 |
| 78 | #define PCI_BASE_ADDRESS_SPACE_IO 0x01 |
| 79 | #define PCI_BASE_ADDRESS_SPACE_MEMORY 0x00 |
Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 80 | #define PCI_BASE_ADDRESS_MEM_TYPE_MASK 0x06 |
| 81 | #define PCI_BASE_ADDRESS_MEM_TYPE_32 0x00 |
| 82 | #define PCI_BASE_ADDRESS_MEM_TYPE_1M 0x02 |
| 83 | #define PCI_BASE_ADDRESS_MEM_TYPE_64 0x04 |
Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 84 | #define PCI_BASE_ADDRESS_MEM_PREFETCH 0x08 |
| 85 | #define PCI_BASE_ADDRESS_MEM_MASK (~0x0fUL) |
| 86 | #define PCI_BASE_ADDRESS_IO_MASK (~0x03UL) |
| 87 | #define PCI_CARDBUS_CIS 0x28 |
Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 88 | #define PCI_SUBSYSTEM_VENDOR_ID 0x2c |
| 89 | #define PCI_SUBSYSTEM_ID 0x2e |
| 90 | #define PCI_ROM_ADDRESS 0x30 |
| 91 | #define PCI_ROM_ADDRESS_ENABLE 0x01 |
Christopher Ferris | 525ce91 | 2017-07-26 13:12:53 -0700 | [diff] [blame] | 92 | #define PCI_ROM_ADDRESS_MASK (~0x7ffU) |
Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 93 | #define PCI_CAPABILITY_LIST 0x34 |
| 94 | #define PCI_INTERRUPT_LINE 0x3c |
| 95 | #define PCI_INTERRUPT_PIN 0x3d |
Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 96 | #define PCI_MIN_GNT 0x3e |
| 97 | #define PCI_MAX_LAT 0x3f |
| 98 | #define PCI_PRIMARY_BUS 0x18 |
| 99 | #define PCI_SECONDARY_BUS 0x19 |
Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 100 | #define PCI_SUBORDINATE_BUS 0x1a |
| 101 | #define PCI_SEC_LATENCY_TIMER 0x1b |
| 102 | #define PCI_IO_BASE 0x1c |
| 103 | #define PCI_IO_LIMIT 0x1d |
Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 104 | #define PCI_IO_RANGE_TYPE_MASK 0x0fUL |
| 105 | #define PCI_IO_RANGE_TYPE_16 0x00 |
| 106 | #define PCI_IO_RANGE_TYPE_32 0x01 |
| 107 | #define PCI_IO_RANGE_MASK (~0x0fUL) |
Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 108 | #define PCI_IO_1K_RANGE_MASK (~0x03UL) |
| 109 | #define PCI_SEC_STATUS 0x1e |
| 110 | #define PCI_MEMORY_BASE 0x20 |
| 111 | #define PCI_MEMORY_LIMIT 0x22 |
Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 112 | #define PCI_MEMORY_RANGE_TYPE_MASK 0x0fUL |
| 113 | #define PCI_MEMORY_RANGE_MASK (~0x0fUL) |
| 114 | #define PCI_PREF_MEMORY_BASE 0x24 |
| 115 | #define PCI_PREF_MEMORY_LIMIT 0x26 |
Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 116 | #define PCI_PREF_RANGE_TYPE_MASK 0x0fUL |
| 117 | #define PCI_PREF_RANGE_TYPE_32 0x00 |
| 118 | #define PCI_PREF_RANGE_TYPE_64 0x01 |
| 119 | #define PCI_PREF_RANGE_MASK (~0x0fUL) |
Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 120 | #define PCI_PREF_BASE_UPPER32 0x28 |
| 121 | #define PCI_PREF_LIMIT_UPPER32 0x2c |
| 122 | #define PCI_IO_BASE_UPPER16 0x30 |
| 123 | #define PCI_IO_LIMIT_UPPER16 0x32 |
Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 124 | #define PCI_ROM_ADDRESS1 0x38 |
| 125 | #define PCI_BRIDGE_CONTROL 0x3e |
| 126 | #define PCI_BRIDGE_CTL_PARITY 0x01 |
| 127 | #define PCI_BRIDGE_CTL_SERR 0x02 |
Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 128 | #define PCI_BRIDGE_CTL_ISA 0x04 |
| 129 | #define PCI_BRIDGE_CTL_VGA 0x08 |
| 130 | #define PCI_BRIDGE_CTL_MASTER_ABORT 0x20 |
| 131 | #define PCI_BRIDGE_CTL_BUS_RESET 0x40 |
Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 132 | #define PCI_BRIDGE_CTL_FAST_BACK 0x80 |
| 133 | #define PCI_CB_CAPABILITY_LIST 0x14 |
| 134 | #define PCI_CB_SEC_STATUS 0x16 |
| 135 | #define PCI_CB_PRIMARY_BUS 0x18 |
Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 136 | #define PCI_CB_CARD_BUS 0x19 |
| 137 | #define PCI_CB_SUBORDINATE_BUS 0x1a |
| 138 | #define PCI_CB_LATENCY_TIMER 0x1b |
| 139 | #define PCI_CB_MEMORY_BASE_0 0x1c |
Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 140 | #define PCI_CB_MEMORY_LIMIT_0 0x20 |
| 141 | #define PCI_CB_MEMORY_BASE_1 0x24 |
| 142 | #define PCI_CB_MEMORY_LIMIT_1 0x28 |
| 143 | #define PCI_CB_IO_BASE_0 0x2c |
Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 144 | #define PCI_CB_IO_BASE_0_HI 0x2e |
| 145 | #define PCI_CB_IO_LIMIT_0 0x30 |
| 146 | #define PCI_CB_IO_LIMIT_0_HI 0x32 |
| 147 | #define PCI_CB_IO_BASE_1 0x34 |
Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 148 | #define PCI_CB_IO_BASE_1_HI 0x36 |
| 149 | #define PCI_CB_IO_LIMIT_1 0x38 |
| 150 | #define PCI_CB_IO_LIMIT_1_HI 0x3a |
| 151 | #define PCI_CB_IO_RANGE_MASK (~0x03UL) |
Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 152 | #define PCI_CB_BRIDGE_CONTROL 0x3e |
| 153 | #define PCI_CB_BRIDGE_CTL_PARITY 0x01 |
| 154 | #define PCI_CB_BRIDGE_CTL_SERR 0x02 |
| 155 | #define PCI_CB_BRIDGE_CTL_ISA 0x04 |
Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 156 | #define PCI_CB_BRIDGE_CTL_VGA 0x08 |
| 157 | #define PCI_CB_BRIDGE_CTL_MASTER_ABORT 0x20 |
| 158 | #define PCI_CB_BRIDGE_CTL_CB_RESET 0x40 |
| 159 | #define PCI_CB_BRIDGE_CTL_16BIT_INT 0x80 |
Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 160 | #define PCI_CB_BRIDGE_CTL_PREFETCH_MEM0 0x100 |
| 161 | #define PCI_CB_BRIDGE_CTL_PREFETCH_MEM1 0x200 |
| 162 | #define PCI_CB_BRIDGE_CTL_POST_WRITES 0x400 |
| 163 | #define PCI_CB_SUBSYSTEM_VENDOR_ID 0x40 |
Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 164 | #define PCI_CB_SUBSYSTEM_ID 0x42 |
| 165 | #define PCI_CB_LEGACY_MODE_BASE 0x44 |
| 166 | #define PCI_CAP_LIST_ID 0 |
| 167 | #define PCI_CAP_ID_PM 0x01 |
Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 168 | #define PCI_CAP_ID_AGP 0x02 |
| 169 | #define PCI_CAP_ID_VPD 0x03 |
| 170 | #define PCI_CAP_ID_SLOTID 0x04 |
| 171 | #define PCI_CAP_ID_MSI 0x05 |
Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 172 | #define PCI_CAP_ID_CHSWP 0x06 |
| 173 | #define PCI_CAP_ID_PCIX 0x07 |
| 174 | #define PCI_CAP_ID_HT 0x08 |
| 175 | #define PCI_CAP_ID_VNDR 0x09 |
Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 176 | #define PCI_CAP_ID_DBG 0x0A |
| 177 | #define PCI_CAP_ID_CCRC 0x0B |
| 178 | #define PCI_CAP_ID_SHPC 0x0C |
| 179 | #define PCI_CAP_ID_SSVID 0x0D |
Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 180 | #define PCI_CAP_ID_AGP3 0x0E |
| 181 | #define PCI_CAP_ID_SECDEV 0x0F |
| 182 | #define PCI_CAP_ID_EXP 0x10 |
| 183 | #define PCI_CAP_ID_MSIX 0x11 |
Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 184 | #define PCI_CAP_ID_SATA 0x12 |
| 185 | #define PCI_CAP_ID_AF 0x13 |
Christopher Ferris | 05d08e9 | 2016-02-04 13:16:38 -0800 | [diff] [blame] | 186 | #define PCI_CAP_ID_EA 0x14 |
| 187 | #define PCI_CAP_ID_MAX PCI_CAP_ID_EA |
Christopher Ferris | 05d08e9 | 2016-02-04 13:16:38 -0800 | [diff] [blame] | 188 | #define PCI_CAP_LIST_NEXT 1 |
Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 189 | #define PCI_CAP_FLAGS 2 |
| 190 | #define PCI_CAP_SIZEOF 4 |
| 191 | #define PCI_PM_PMC 2 |
Christopher Ferris | 05d08e9 | 2016-02-04 13:16:38 -0800 | [diff] [blame] | 192 | #define PCI_PM_CAP_VER_MASK 0x0007 |
Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 193 | #define PCI_PM_CAP_PME_CLOCK 0x0008 |
| 194 | #define PCI_PM_CAP_RESERVED 0x0010 |
| 195 | #define PCI_PM_CAP_DSI 0x0020 |
Christopher Ferris | 05d08e9 | 2016-02-04 13:16:38 -0800 | [diff] [blame] | 196 | #define PCI_PM_CAP_AUX_POWER 0x01C0 |
Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 197 | #define PCI_PM_CAP_D1 0x0200 |
| 198 | #define PCI_PM_CAP_D2 0x0400 |
| 199 | #define PCI_PM_CAP_PME 0x0800 |
Christopher Ferris | 05d08e9 | 2016-02-04 13:16:38 -0800 | [diff] [blame] | 200 | #define PCI_PM_CAP_PME_MASK 0xF800 |
Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 201 | #define PCI_PM_CAP_PME_D0 0x0800 |
| 202 | #define PCI_PM_CAP_PME_D1 0x1000 |
| 203 | #define PCI_PM_CAP_PME_D2 0x2000 |
Christopher Ferris | 32ff3f8 | 2020-12-14 13:10:04 -0800 | [diff] [blame] | 204 | #define PCI_PM_CAP_PME_D3hot 0x4000 |
Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 205 | #define PCI_PM_CAP_PME_D3cold 0x8000 |
| 206 | #define PCI_PM_CAP_PME_SHIFT 11 |
| 207 | #define PCI_PM_CTRL 4 |
Christopher Ferris | 05d08e9 | 2016-02-04 13:16:38 -0800 | [diff] [blame] | 208 | #define PCI_PM_CTRL_STATE_MASK 0x0003 |
Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 209 | #define PCI_PM_CTRL_NO_SOFT_RESET 0x0008 |
| 210 | #define PCI_PM_CTRL_PME_ENABLE 0x0100 |
| 211 | #define PCI_PM_CTRL_DATA_SEL_MASK 0x1e00 |
Christopher Ferris | 05d08e9 | 2016-02-04 13:16:38 -0800 | [diff] [blame] | 212 | #define PCI_PM_CTRL_DATA_SCALE_MASK 0x6000 |
Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 213 | #define PCI_PM_CTRL_PME_STATUS 0x8000 |
| 214 | #define PCI_PM_PPB_EXTENSIONS 6 |
| 215 | #define PCI_PM_PPB_B2_B3 0x40 |
Christopher Ferris | 05d08e9 | 2016-02-04 13:16:38 -0800 | [diff] [blame] | 216 | #define PCI_PM_BPCC_ENABLE 0x80 |
Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 217 | #define PCI_PM_DATA_REGISTER 7 |
| 218 | #define PCI_PM_SIZEOF 8 |
| 219 | #define PCI_AGP_VERSION 2 |
Christopher Ferris | 05d08e9 | 2016-02-04 13:16:38 -0800 | [diff] [blame] | 220 | #define PCI_AGP_RFU 3 |
Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 221 | #define PCI_AGP_STATUS 4 |
| 222 | #define PCI_AGP_STATUS_RQ_MASK 0xff000000 |
| 223 | #define PCI_AGP_STATUS_SBA 0x0200 |
Christopher Ferris | 05d08e9 | 2016-02-04 13:16:38 -0800 | [diff] [blame] | 224 | #define PCI_AGP_STATUS_64BIT 0x0020 |
Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 225 | #define PCI_AGP_STATUS_FW 0x0010 |
| 226 | #define PCI_AGP_STATUS_RATE4 0x0004 |
| 227 | #define PCI_AGP_STATUS_RATE2 0x0002 |
Christopher Ferris | 05d08e9 | 2016-02-04 13:16:38 -0800 | [diff] [blame] | 228 | #define PCI_AGP_STATUS_RATE1 0x0001 |
Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 229 | #define PCI_AGP_COMMAND 8 |
| 230 | #define PCI_AGP_COMMAND_RQ_MASK 0xff000000 |
| 231 | #define PCI_AGP_COMMAND_SBA 0x0200 |
Christopher Ferris | 05d08e9 | 2016-02-04 13:16:38 -0800 | [diff] [blame] | 232 | #define PCI_AGP_COMMAND_AGP 0x0100 |
Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 233 | #define PCI_AGP_COMMAND_64BIT 0x0020 |
| 234 | #define PCI_AGP_COMMAND_FW 0x0010 |
| 235 | #define PCI_AGP_COMMAND_RATE4 0x0004 |
Christopher Ferris | 05d08e9 | 2016-02-04 13:16:38 -0800 | [diff] [blame] | 236 | #define PCI_AGP_COMMAND_RATE2 0x0002 |
Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 237 | #define PCI_AGP_COMMAND_RATE1 0x0001 |
| 238 | #define PCI_AGP_SIZEOF 12 |
| 239 | #define PCI_VPD_ADDR 2 |
Christopher Ferris | 05d08e9 | 2016-02-04 13:16:38 -0800 | [diff] [blame] | 240 | #define PCI_VPD_ADDR_MASK 0x7fff |
Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 241 | #define PCI_VPD_ADDR_F 0x8000 |
| 242 | #define PCI_VPD_DATA 4 |
| 243 | #define PCI_CAP_VPD_SIZEOF 8 |
Christopher Ferris | 05d08e9 | 2016-02-04 13:16:38 -0800 | [diff] [blame] | 244 | #define PCI_SID_ESR 2 |
Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 245 | #define PCI_SID_ESR_NSLOTS 0x1f |
| 246 | #define PCI_SID_ESR_FIC 0x20 |
| 247 | #define PCI_SID_CHASSIS_NR 3 |
Christopher Ferris | 1ed5534 | 2022-03-22 16:06:25 -0700 | [diff] [blame] | 248 | #define PCI_MSI_FLAGS 0x02 |
Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 249 | #define PCI_MSI_FLAGS_ENABLE 0x0001 |
| 250 | #define PCI_MSI_FLAGS_QMASK 0x000e |
| 251 | #define PCI_MSI_FLAGS_QSIZE 0x0070 |
Christopher Ferris | 05d08e9 | 2016-02-04 13:16:38 -0800 | [diff] [blame] | 252 | #define PCI_MSI_FLAGS_64BIT 0x0080 |
Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 253 | #define PCI_MSI_FLAGS_MASKBIT 0x0100 |
| 254 | #define PCI_MSI_RFU 3 |
Christopher Ferris | 1ed5534 | 2022-03-22 16:06:25 -0700 | [diff] [blame] | 255 | #define PCI_MSI_ADDRESS_LO 0x04 |
| 256 | #define PCI_MSI_ADDRESS_HI 0x08 |
| 257 | #define PCI_MSI_DATA_32 0x08 |
| 258 | #define PCI_MSI_MASK_32 0x0c |
| 259 | #define PCI_MSI_PENDING_32 0x10 |
| 260 | #define PCI_MSI_DATA_64 0x0c |
| 261 | #define PCI_MSI_MASK_64 0x10 |
| 262 | #define PCI_MSI_PENDING_64 0x14 |
Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 263 | #define PCI_MSIX_FLAGS 2 |
Christopher Ferris | 05d08e9 | 2016-02-04 13:16:38 -0800 | [diff] [blame] | 264 | #define PCI_MSIX_FLAGS_QSIZE 0x07FF |
Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 265 | #define PCI_MSIX_FLAGS_MASKALL 0x4000 |
| 266 | #define PCI_MSIX_FLAGS_ENABLE 0x8000 |
| 267 | #define PCI_MSIX_TABLE 4 |
Christopher Ferris | 05d08e9 | 2016-02-04 13:16:38 -0800 | [diff] [blame] | 268 | #define PCI_MSIX_TABLE_BIR 0x00000007 |
Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 269 | #define PCI_MSIX_TABLE_OFFSET 0xfffffff8 |
| 270 | #define PCI_MSIX_PBA 8 |
| 271 | #define PCI_MSIX_PBA_BIR 0x00000007 |
Christopher Ferris | 05d08e9 | 2016-02-04 13:16:38 -0800 | [diff] [blame] | 272 | #define PCI_MSIX_PBA_OFFSET 0xfffffff8 |
Christopher Ferris | 915bf81 | 2015-09-02 17:23:31 -0700 | [diff] [blame] | 273 | #define PCI_MSIX_FLAGS_BIRMASK PCI_MSIX_PBA_BIR |
Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 274 | #define PCI_CAP_MSIX_SIZEOF 12 |
| 275 | #define PCI_MSIX_ENTRY_SIZE 16 |
Christopher Ferris | 1ed5534 | 2022-03-22 16:06:25 -0700 | [diff] [blame] | 276 | #define PCI_MSIX_ENTRY_LOWER_ADDR 0x0 |
| 277 | #define PCI_MSIX_ENTRY_UPPER_ADDR 0x4 |
| 278 | #define PCI_MSIX_ENTRY_DATA 0x8 |
| 279 | #define PCI_MSIX_ENTRY_VECTOR_CTRL 0xc |
Christopher Ferris | aeddbcf | 2019-07-08 12:45:46 -0700 | [diff] [blame] | 280 | #define PCI_MSIX_ENTRY_CTRL_MASKBIT 0x00000001 |
Christopher Ferris | 915bf81 | 2015-09-02 17:23:31 -0700 | [diff] [blame] | 281 | #define PCI_CHSWP_CSR 2 |
Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 282 | #define PCI_CHSWP_DHA 0x01 |
| 283 | #define PCI_CHSWP_EIM 0x02 |
Christopher Ferris | 05d08e9 | 2016-02-04 13:16:38 -0800 | [diff] [blame] | 284 | #define PCI_CHSWP_PIE 0x04 |
Christopher Ferris | 915bf81 | 2015-09-02 17:23:31 -0700 | [diff] [blame] | 285 | #define PCI_CHSWP_LOO 0x08 |
Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 286 | #define PCI_CHSWP_PI 0x30 |
| 287 | #define PCI_CHSWP_EXT 0x40 |
Christopher Ferris | 05d08e9 | 2016-02-04 13:16:38 -0800 | [diff] [blame] | 288 | #define PCI_CHSWP_INS 0x80 |
Christopher Ferris | 915bf81 | 2015-09-02 17:23:31 -0700 | [diff] [blame] | 289 | #define PCI_AF_LENGTH 2 |
Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 290 | #define PCI_AF_CAP 3 |
| 291 | #define PCI_AF_CAP_TP 0x01 |
Christopher Ferris | 05d08e9 | 2016-02-04 13:16:38 -0800 | [diff] [blame] | 292 | #define PCI_AF_CAP_FLR 0x02 |
Christopher Ferris | 915bf81 | 2015-09-02 17:23:31 -0700 | [diff] [blame] | 293 | #define PCI_AF_CTRL 4 |
Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 294 | #define PCI_AF_CTRL_FLR 0x01 |
| 295 | #define PCI_AF_STATUS 5 |
Christopher Ferris | 05d08e9 | 2016-02-04 13:16:38 -0800 | [diff] [blame] | 296 | #define PCI_AF_STATUS_TP 0x01 |
Christopher Ferris | 915bf81 | 2015-09-02 17:23:31 -0700 | [diff] [blame] | 297 | #define PCI_CAP_AF_SIZEOF 6 |
Christopher Ferris | 05d08e9 | 2016-02-04 13:16:38 -0800 | [diff] [blame] | 298 | #define PCI_EA_NUM_ENT 2 |
| 299 | #define PCI_EA_NUM_ENT_MASK 0x3f |
Christopher Ferris | 05d08e9 | 2016-02-04 13:16:38 -0800 | [diff] [blame] | 300 | #define PCI_EA_FIRST_ENT 4 |
| 301 | #define PCI_EA_FIRST_ENT_BRIDGE 8 |
| 302 | #define PCI_EA_ES 0x00000007 |
| 303 | #define PCI_EA_BEI 0x000000f0 |
Christopher Ferris | aeddbcf | 2019-07-08 12:45:46 -0700 | [diff] [blame] | 304 | #define PCI_EA_SEC_BUS_MASK 0xff |
| 305 | #define PCI_EA_SUB_BUS_MASK 0xff00 |
| 306 | #define PCI_EA_SUB_BUS_SHIFT 8 |
Christopher Ferris | 05d08e9 | 2016-02-04 13:16:38 -0800 | [diff] [blame] | 307 | #define PCI_EA_BEI_BAR0 0 |
| 308 | #define PCI_EA_BEI_BAR5 5 |
| 309 | #define PCI_EA_BEI_BRIDGE 6 |
| 310 | #define PCI_EA_BEI_ENI 7 |
Christopher Ferris | 05d08e9 | 2016-02-04 13:16:38 -0800 | [diff] [blame] | 311 | #define PCI_EA_BEI_ROM 8 |
| 312 | #define PCI_EA_BEI_VF_BAR0 9 |
| 313 | #define PCI_EA_BEI_VF_BAR5 14 |
| 314 | #define PCI_EA_BEI_RESERVED 15 |
Christopher Ferris | 05d08e9 | 2016-02-04 13:16:38 -0800 | [diff] [blame] | 315 | #define PCI_EA_PP 0x0000ff00 |
| 316 | #define PCI_EA_SP 0x00ff0000 |
| 317 | #define PCI_EA_P_MEM 0x00 |
| 318 | #define PCI_EA_P_MEM_PREFETCH 0x01 |
Christopher Ferris | 05d08e9 | 2016-02-04 13:16:38 -0800 | [diff] [blame] | 319 | #define PCI_EA_P_IO 0x02 |
| 320 | #define PCI_EA_P_VF_MEM_PREFETCH 0x03 |
| 321 | #define PCI_EA_P_VF_MEM 0x04 |
| 322 | #define PCI_EA_P_BRIDGE_MEM 0x05 |
Christopher Ferris | 05d08e9 | 2016-02-04 13:16:38 -0800 | [diff] [blame] | 323 | #define PCI_EA_P_BRIDGE_MEM_PREFETCH 0x06 |
| 324 | #define PCI_EA_P_BRIDGE_IO 0x07 |
| 325 | #define PCI_EA_P_MEM_RESERVED 0xfd |
| 326 | #define PCI_EA_P_IO_RESERVED 0xfe |
Christopher Ferris | 05d08e9 | 2016-02-04 13:16:38 -0800 | [diff] [blame] | 327 | #define PCI_EA_P_UNAVAILABLE 0xff |
| 328 | #define PCI_EA_WRITABLE 0x40000000 |
| 329 | #define PCI_EA_ENABLE 0x80000000 |
| 330 | #define PCI_EA_BASE 4 |
Christopher Ferris | 05d08e9 | 2016-02-04 13:16:38 -0800 | [diff] [blame] | 331 | #define PCI_EA_MAX_OFFSET 8 |
| 332 | #define PCI_EA_IS_64 0x00000002 |
| 333 | #define PCI_EA_FIELD_MASK 0xfffffffc |
Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 334 | #define PCI_X_CMD 2 |
| 335 | #define PCI_X_CMD_DPERR_E 0x0001 |
| 336 | #define PCI_X_CMD_ERO 0x0002 |
Christopher Ferris | 915bf81 | 2015-09-02 17:23:31 -0700 | [diff] [blame] | 337 | #define PCI_X_CMD_READ_512 0x0000 |
Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 338 | #define PCI_X_CMD_READ_1K 0x0004 |
| 339 | #define PCI_X_CMD_READ_2K 0x0008 |
| 340 | #define PCI_X_CMD_READ_4K 0x000c |
Christopher Ferris | 915bf81 | 2015-09-02 17:23:31 -0700 | [diff] [blame] | 341 | #define PCI_X_CMD_MAX_READ 0x000c |
Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 342 | #define PCI_X_CMD_SPLIT_1 0x0000 |
| 343 | #define PCI_X_CMD_SPLIT_2 0x0010 |
| 344 | #define PCI_X_CMD_SPLIT_3 0x0020 |
Christopher Ferris | 915bf81 | 2015-09-02 17:23:31 -0700 | [diff] [blame] | 345 | #define PCI_X_CMD_SPLIT_4 0x0030 |
Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 346 | #define PCI_X_CMD_SPLIT_8 0x0040 |
| 347 | #define PCI_X_CMD_SPLIT_12 0x0050 |
| 348 | #define PCI_X_CMD_SPLIT_16 0x0060 |
Christopher Ferris | 915bf81 | 2015-09-02 17:23:31 -0700 | [diff] [blame] | 349 | #define PCI_X_CMD_SPLIT_32 0x0070 |
Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 350 | #define PCI_X_CMD_MAX_SPLIT 0x0070 |
| 351 | #define PCI_X_CMD_VERSION(x) (((x) >> 12) & 3) |
| 352 | #define PCI_X_STATUS 4 |
Christopher Ferris | 915bf81 | 2015-09-02 17:23:31 -0700 | [diff] [blame] | 353 | #define PCI_X_STATUS_DEVFN 0x000000ff |
Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 354 | #define PCI_X_STATUS_BUS 0x0000ff00 |
| 355 | #define PCI_X_STATUS_64BIT 0x00010000 |
| 356 | #define PCI_X_STATUS_133MHZ 0x00020000 |
Christopher Ferris | 915bf81 | 2015-09-02 17:23:31 -0700 | [diff] [blame] | 357 | #define PCI_X_STATUS_SPL_DISC 0x00040000 |
Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 358 | #define PCI_X_STATUS_UNX_SPL 0x00080000 |
| 359 | #define PCI_X_STATUS_COMPLEX 0x00100000 |
| 360 | #define PCI_X_STATUS_MAX_READ 0x00600000 |
Christopher Ferris | 915bf81 | 2015-09-02 17:23:31 -0700 | [diff] [blame] | 361 | #define PCI_X_STATUS_MAX_SPLIT 0x03800000 |
Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 362 | #define PCI_X_STATUS_MAX_CUM 0x1c000000 |
| 363 | #define PCI_X_STATUS_SPL_ERR 0x20000000 |
| 364 | #define PCI_X_STATUS_266MHZ 0x40000000 |
Christopher Ferris | 915bf81 | 2015-09-02 17:23:31 -0700 | [diff] [blame] | 365 | #define PCI_X_STATUS_533MHZ 0x80000000 |
Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 366 | #define PCI_X_ECC_CSR 8 |
| 367 | #define PCI_CAP_PCIX_SIZEOF_V0 8 |
| 368 | #define PCI_CAP_PCIX_SIZEOF_V1 24 |
Christopher Ferris | 915bf81 | 2015-09-02 17:23:31 -0700 | [diff] [blame] | 369 | #define PCI_CAP_PCIX_SIZEOF_V2 PCI_CAP_PCIX_SIZEOF_V1 |
Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 370 | #define PCI_X_BRIDGE_SSTATUS 2 |
| 371 | #define PCI_X_SSTATUS_64BIT 0x0001 |
| 372 | #define PCI_X_SSTATUS_133MHZ 0x0002 |
Christopher Ferris | 915bf81 | 2015-09-02 17:23:31 -0700 | [diff] [blame] | 373 | #define PCI_X_SSTATUS_FREQ 0x03c0 |
Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 374 | #define PCI_X_SSTATUS_VERS 0x3000 |
| 375 | #define PCI_X_SSTATUS_V1 0x1000 |
| 376 | #define PCI_X_SSTATUS_V2 0x2000 |
Christopher Ferris | 915bf81 | 2015-09-02 17:23:31 -0700 | [diff] [blame] | 377 | #define PCI_X_SSTATUS_266MHZ 0x4000 |
Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 378 | #define PCI_X_SSTATUS_533MHZ 0x8000 |
| 379 | #define PCI_X_BRIDGE_STATUS 4 |
| 380 | #define PCI_SSVID_VENDOR_ID 4 |
Christopher Ferris | 915bf81 | 2015-09-02 17:23:31 -0700 | [diff] [blame] | 381 | #define PCI_SSVID_DEVICE_ID 6 |
Christopher Ferris | 1ed5534 | 2022-03-22 16:06:25 -0700 | [diff] [blame] | 382 | #define PCI_EXP_FLAGS 0x02 |
Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 383 | #define PCI_EXP_FLAGS_VERS 0x000f |
| 384 | #define PCI_EXP_FLAGS_TYPE 0x00f0 |
Christopher Ferris | 915bf81 | 2015-09-02 17:23:31 -0700 | [diff] [blame] | 385 | #define PCI_EXP_TYPE_ENDPOINT 0x0 |
Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 386 | #define PCI_EXP_TYPE_LEG_END 0x1 |
| 387 | #define PCI_EXP_TYPE_ROOT_PORT 0x4 |
| 388 | #define PCI_EXP_TYPE_UPSTREAM 0x5 |
Christopher Ferris | 915bf81 | 2015-09-02 17:23:31 -0700 | [diff] [blame] | 389 | #define PCI_EXP_TYPE_DOWNSTREAM 0x6 |
Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 390 | #define PCI_EXP_TYPE_PCI_BRIDGE 0x7 |
| 391 | #define PCI_EXP_TYPE_PCIE_BRIDGE 0x8 |
| 392 | #define PCI_EXP_TYPE_RC_END 0x9 |
Christopher Ferris | 915bf81 | 2015-09-02 17:23:31 -0700 | [diff] [blame] | 393 | #define PCI_EXP_TYPE_RC_EC 0xa |
Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 394 | #define PCI_EXP_FLAGS_SLOT 0x0100 |
| 395 | #define PCI_EXP_FLAGS_IRQ 0x3e00 |
Christopher Ferris | 1ed5534 | 2022-03-22 16:06:25 -0700 | [diff] [blame] | 396 | #define PCI_EXP_DEVCAP 0x04 |
Christopher Ferris | 915bf81 | 2015-09-02 17:23:31 -0700 | [diff] [blame] | 397 | #define PCI_EXP_DEVCAP_PAYLOAD 0x00000007 |
Christopher Ferris | 38062f9 | 2014-07-09 15:33:25 -0700 | [diff] [blame] | 398 | #define PCI_EXP_DEVCAP_PHANTOM 0x00000018 |
| 399 | #define PCI_EXP_DEVCAP_EXT_TAG 0x00000020 |
| 400 | #define PCI_EXP_DEVCAP_L0S 0x000001c0 |
Christopher Ferris | 915bf81 | 2015-09-02 17:23:31 -0700 | [diff] [blame] | 401 | #define PCI_EXP_DEVCAP_L1 0x00000e00 |
Christopher Ferris | 38062f9 | 2014-07-09 15:33:25 -0700 | [diff] [blame] | 402 | #define PCI_EXP_DEVCAP_ATN_BUT 0x00001000 |
| 403 | #define PCI_EXP_DEVCAP_ATN_IND 0x00002000 |
| 404 | #define PCI_EXP_DEVCAP_PWR_IND 0x00004000 |
Christopher Ferris | 915bf81 | 2015-09-02 17:23:31 -0700 | [diff] [blame] | 405 | #define PCI_EXP_DEVCAP_RBER 0x00008000 |
Christopher Ferris | 38062f9 | 2014-07-09 15:33:25 -0700 | [diff] [blame] | 406 | #define PCI_EXP_DEVCAP_PWR_VAL 0x03fc0000 |
| 407 | #define PCI_EXP_DEVCAP_PWR_SCL 0x0c000000 |
Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 408 | #define PCI_EXP_DEVCAP_FLR 0x10000000 |
Christopher Ferris | 1ed5534 | 2022-03-22 16:06:25 -0700 | [diff] [blame] | 409 | #define PCI_EXP_DEVCTL 0x08 |
Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 410 | #define PCI_EXP_DEVCTL_CERE 0x0001 |
| 411 | #define PCI_EXP_DEVCTL_NFERE 0x0002 |
| 412 | #define PCI_EXP_DEVCTL_FERE 0x0004 |
Christopher Ferris | 915bf81 | 2015-09-02 17:23:31 -0700 | [diff] [blame] | 413 | #define PCI_EXP_DEVCTL_URRE 0x0008 |
Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 414 | #define PCI_EXP_DEVCTL_RELAX_EN 0x0010 |
| 415 | #define PCI_EXP_DEVCTL_PAYLOAD 0x00e0 |
Christopher Ferris | a479261 | 2022-01-10 13:51:15 -0800 | [diff] [blame] | 416 | #define PCI_EXP_DEVCTL_PAYLOAD_128B 0x0000 |
| 417 | #define PCI_EXP_DEVCTL_PAYLOAD_256B 0x0020 |
| 418 | #define PCI_EXP_DEVCTL_PAYLOAD_512B 0x0040 |
| 419 | #define PCI_EXP_DEVCTL_PAYLOAD_1024B 0x0060 |
| 420 | #define PCI_EXP_DEVCTL_PAYLOAD_2048B 0x0080 |
| 421 | #define PCI_EXP_DEVCTL_PAYLOAD_4096B 0x00a0 |
Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 422 | #define PCI_EXP_DEVCTL_EXT_TAG 0x0100 |
Christopher Ferris | 915bf81 | 2015-09-02 17:23:31 -0700 | [diff] [blame] | 423 | #define PCI_EXP_DEVCTL_PHANTOM 0x0200 |
Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 424 | #define PCI_EXP_DEVCTL_AUX_PME 0x0400 |
| 425 | #define PCI_EXP_DEVCTL_NOSNOOP_EN 0x0800 |
| 426 | #define PCI_EXP_DEVCTL_READRQ 0x7000 |
Christopher Ferris | 05d08e9 | 2016-02-04 13:16:38 -0800 | [diff] [blame] | 427 | #define PCI_EXP_DEVCTL_READRQ_128B 0x0000 |
| 428 | #define PCI_EXP_DEVCTL_READRQ_256B 0x1000 |
Christopher Ferris | 05d08e9 | 2016-02-04 13:16:38 -0800 | [diff] [blame] | 429 | #define PCI_EXP_DEVCTL_READRQ_512B 0x2000 |
| 430 | #define PCI_EXP_DEVCTL_READRQ_1024B 0x3000 |
Christopher Ferris | 9ce2884 | 2018-10-25 12:11:39 -0700 | [diff] [blame] | 431 | #define PCI_EXP_DEVCTL_READRQ_2048B 0x4000 |
| 432 | #define PCI_EXP_DEVCTL_READRQ_4096B 0x5000 |
Christopher Ferris | 915bf81 | 2015-09-02 17:23:31 -0700 | [diff] [blame] | 433 | #define PCI_EXP_DEVCTL_BCR_FLR 0x8000 |
Christopher Ferris | 1ed5534 | 2022-03-22 16:06:25 -0700 | [diff] [blame] | 434 | #define PCI_EXP_DEVSTA 0x0a |
Christopher Ferris | 38062f9 | 2014-07-09 15:33:25 -0700 | [diff] [blame] | 435 | #define PCI_EXP_DEVSTA_CED 0x0001 |
| 436 | #define PCI_EXP_DEVSTA_NFED 0x0002 |
Christopher Ferris | 915bf81 | 2015-09-02 17:23:31 -0700 | [diff] [blame] | 437 | #define PCI_EXP_DEVSTA_FED 0x0004 |
Christopher Ferris | 38062f9 | 2014-07-09 15:33:25 -0700 | [diff] [blame] | 438 | #define PCI_EXP_DEVSTA_URD 0x0008 |
| 439 | #define PCI_EXP_DEVSTA_AUXPD 0x0010 |
| 440 | #define PCI_EXP_DEVSTA_TRPND 0x0020 |
Christopher Ferris | 1308ad3 | 2017-11-14 17:32:13 -0800 | [diff] [blame] | 441 | #define PCI_CAP_EXP_RC_ENDPOINT_SIZEOF_V1 12 |
Christopher Ferris | 1ed5534 | 2022-03-22 16:06:25 -0700 | [diff] [blame] | 442 | #define PCI_EXP_LNKCAP 0x0c |
Christopher Ferris | 38062f9 | 2014-07-09 15:33:25 -0700 | [diff] [blame] | 443 | #define PCI_EXP_LNKCAP_SLS 0x0000000f |
| 444 | #define PCI_EXP_LNKCAP_SLS_2_5GB 0x00000001 |
| 445 | #define PCI_EXP_LNKCAP_SLS_5_0GB 0x00000002 |
Christopher Ferris | 1308ad3 | 2017-11-14 17:32:13 -0800 | [diff] [blame] | 446 | #define PCI_EXP_LNKCAP_SLS_8_0GB 0x00000003 |
Christopher Ferris | 76a1d45 | 2018-06-27 14:12:29 -0700 | [diff] [blame] | 447 | #define PCI_EXP_LNKCAP_SLS_16_0GB 0x00000004 |
Christopher Ferris | b8a95e2 | 2019-10-02 18:29:20 -0700 | [diff] [blame] | 448 | #define PCI_EXP_LNKCAP_SLS_32_0GB 0x00000005 |
Christopher Ferris | 05667cd | 2021-02-16 16:01:34 -0800 | [diff] [blame] | 449 | #define PCI_EXP_LNKCAP_SLS_64_0GB 0x00000006 |
Christopher Ferris | 915bf81 | 2015-09-02 17:23:31 -0700 | [diff] [blame] | 450 | #define PCI_EXP_LNKCAP_MLW 0x000003f0 |
Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 451 | #define PCI_EXP_LNKCAP_ASPMS 0x00000c00 |
Christopher Ferris | 32ff3f8 | 2020-12-14 13:10:04 -0800 | [diff] [blame] | 452 | #define PCI_EXP_LNKCAP_ASPM_L0S 0x00000400 |
| 453 | #define PCI_EXP_LNKCAP_ASPM_L1 0x00000800 |
Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 454 | #define PCI_EXP_LNKCAP_L0SEL 0x00007000 |
| 455 | #define PCI_EXP_LNKCAP_L1EL 0x00038000 |
Christopher Ferris | 915bf81 | 2015-09-02 17:23:31 -0700 | [diff] [blame] | 456 | #define PCI_EXP_LNKCAP_CLKPM 0x00040000 |
Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 457 | #define PCI_EXP_LNKCAP_SDERC 0x00080000 |
| 458 | #define PCI_EXP_LNKCAP_DLLLARC 0x00100000 |
| 459 | #define PCI_EXP_LNKCAP_LBNC 0x00200000 |
Christopher Ferris | 915bf81 | 2015-09-02 17:23:31 -0700 | [diff] [blame] | 460 | #define PCI_EXP_LNKCAP_PN 0xff000000 |
Christopher Ferris | 1ed5534 | 2022-03-22 16:06:25 -0700 | [diff] [blame] | 461 | #define PCI_EXP_LNKCTL 0x10 |
Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 462 | #define PCI_EXP_LNKCTL_ASPMC 0x0003 |
Christopher Ferris | 38062f9 | 2014-07-09 15:33:25 -0700 | [diff] [blame] | 463 | #define PCI_EXP_LNKCTL_ASPM_L0S 0x0001 |
Christopher Ferris | 915bf81 | 2015-09-02 17:23:31 -0700 | [diff] [blame] | 464 | #define PCI_EXP_LNKCTL_ASPM_L1 0x0002 |
Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 465 | #define PCI_EXP_LNKCTL_RCB 0x0008 |
| 466 | #define PCI_EXP_LNKCTL_LD 0x0010 |
| 467 | #define PCI_EXP_LNKCTL_RL 0x0020 |
Christopher Ferris | 915bf81 | 2015-09-02 17:23:31 -0700 | [diff] [blame] | 468 | #define PCI_EXP_LNKCTL_CCC 0x0040 |
Christopher Ferris | 38062f9 | 2014-07-09 15:33:25 -0700 | [diff] [blame] | 469 | #define PCI_EXP_LNKCTL_ES 0x0080 |
| 470 | #define PCI_EXP_LNKCTL_CLKREQ_EN 0x0100 |
| 471 | #define PCI_EXP_LNKCTL_HAWD 0x0200 |
Christopher Ferris | 915bf81 | 2015-09-02 17:23:31 -0700 | [diff] [blame] | 472 | #define PCI_EXP_LNKCTL_LBMIE 0x0400 |
Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 473 | #define PCI_EXP_LNKCTL_LABIE 0x0800 |
Christopher Ferris | 1ed5534 | 2022-03-22 16:06:25 -0700 | [diff] [blame] | 474 | #define PCI_EXP_LNKSTA 0x12 |
Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 475 | #define PCI_EXP_LNKSTA_CLS 0x000f |
Christopher Ferris | 915bf81 | 2015-09-02 17:23:31 -0700 | [diff] [blame] | 476 | #define PCI_EXP_LNKSTA_CLS_2_5GB 0x0001 |
Christopher Ferris | 38062f9 | 2014-07-09 15:33:25 -0700 | [diff] [blame] | 477 | #define PCI_EXP_LNKSTA_CLS_5_0GB 0x0002 |
| 478 | #define PCI_EXP_LNKSTA_CLS_8_0GB 0x0003 |
Christopher Ferris | 76a1d45 | 2018-06-27 14:12:29 -0700 | [diff] [blame] | 479 | #define PCI_EXP_LNKSTA_CLS_16_0GB 0x0004 |
Christopher Ferris | b8a95e2 | 2019-10-02 18:29:20 -0700 | [diff] [blame] | 480 | #define PCI_EXP_LNKSTA_CLS_32_0GB 0x0005 |
Christopher Ferris | 05667cd | 2021-02-16 16:01:34 -0800 | [diff] [blame] | 481 | #define PCI_EXP_LNKSTA_CLS_64_0GB 0x0006 |
Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 482 | #define PCI_EXP_LNKSTA_NLW 0x03f0 |
Christopher Ferris | 915bf81 | 2015-09-02 17:23:31 -0700 | [diff] [blame] | 483 | #define PCI_EXP_LNKSTA_NLW_X1 0x0010 |
Christopher Ferris | 38062f9 | 2014-07-09 15:33:25 -0700 | [diff] [blame] | 484 | #define PCI_EXP_LNKSTA_NLW_X2 0x0020 |
| 485 | #define PCI_EXP_LNKSTA_NLW_X4 0x0040 |
| 486 | #define PCI_EXP_LNKSTA_NLW_X8 0x0080 |
Christopher Ferris | 915bf81 | 2015-09-02 17:23:31 -0700 | [diff] [blame] | 487 | #define PCI_EXP_LNKSTA_NLW_SHIFT 4 |
Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 488 | #define PCI_EXP_LNKSTA_LT 0x0800 |
| 489 | #define PCI_EXP_LNKSTA_SLC 0x1000 |
| 490 | #define PCI_EXP_LNKSTA_DLLLA 0x2000 |
Christopher Ferris | 915bf81 | 2015-09-02 17:23:31 -0700 | [diff] [blame] | 491 | #define PCI_EXP_LNKSTA_LBMS 0x4000 |
Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 492 | #define PCI_EXP_LNKSTA_LABS 0x8000 |
| 493 | #define PCI_CAP_EXP_ENDPOINT_SIZEOF_V1 20 |
Christopher Ferris | 1ed5534 | 2022-03-22 16:06:25 -0700 | [diff] [blame] | 494 | #define PCI_EXP_SLTCAP 0x14 |
Christopher Ferris | 915bf81 | 2015-09-02 17:23:31 -0700 | [diff] [blame] | 495 | #define PCI_EXP_SLTCAP_ABP 0x00000001 |
Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 496 | #define PCI_EXP_SLTCAP_PCP 0x00000002 |
| 497 | #define PCI_EXP_SLTCAP_MRLSP 0x00000004 |
| 498 | #define PCI_EXP_SLTCAP_AIP 0x00000008 |
Christopher Ferris | 915bf81 | 2015-09-02 17:23:31 -0700 | [diff] [blame] | 499 | #define PCI_EXP_SLTCAP_PIP 0x00000010 |
Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 500 | #define PCI_EXP_SLTCAP_HPS 0x00000020 |
| 501 | #define PCI_EXP_SLTCAP_HPC 0x00000040 |
| 502 | #define PCI_EXP_SLTCAP_SPLV 0x00007f80 |
Christopher Ferris | 915bf81 | 2015-09-02 17:23:31 -0700 | [diff] [blame] | 503 | #define PCI_EXP_SLTCAP_SPLS 0x00018000 |
Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 504 | #define PCI_EXP_SLTCAP_EIP 0x00020000 |
| 505 | #define PCI_EXP_SLTCAP_NCCS 0x00040000 |
| 506 | #define PCI_EXP_SLTCAP_PSN 0xfff80000 |
Christopher Ferris | 1ed5534 | 2022-03-22 16:06:25 -0700 | [diff] [blame] | 507 | #define PCI_EXP_SLTCTL 0x18 |
Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 508 | #define PCI_EXP_SLTCTL_ABPE 0x0001 |
| 509 | #define PCI_EXP_SLTCTL_PFDE 0x0002 |
| 510 | #define PCI_EXP_SLTCTL_MRLSCE 0x0004 |
Christopher Ferris | 915bf81 | 2015-09-02 17:23:31 -0700 | [diff] [blame] | 511 | #define PCI_EXP_SLTCTL_PDCE 0x0008 |
Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 512 | #define PCI_EXP_SLTCTL_CCIE 0x0010 |
| 513 | #define PCI_EXP_SLTCTL_HPIE 0x0020 |
| 514 | #define PCI_EXP_SLTCTL_AIC 0x00c0 |
Christopher Ferris | 9584fa4 | 2019-12-09 15:36:13 -0800 | [diff] [blame] | 515 | #define PCI_EXP_SLTCTL_ATTN_IND_SHIFT 6 |
Christopher Ferris | 915bf81 | 2015-09-02 17:23:31 -0700 | [diff] [blame] | 516 | #define PCI_EXP_SLTCTL_ATTN_IND_ON 0x0040 |
Christopher Ferris | 38062f9 | 2014-07-09 15:33:25 -0700 | [diff] [blame] | 517 | #define PCI_EXP_SLTCTL_ATTN_IND_BLINK 0x0080 |
| 518 | #define PCI_EXP_SLTCTL_ATTN_IND_OFF 0x00c0 |
| 519 | #define PCI_EXP_SLTCTL_PIC 0x0300 |
Christopher Ferris | 915bf81 | 2015-09-02 17:23:31 -0700 | [diff] [blame] | 520 | #define PCI_EXP_SLTCTL_PWR_IND_ON 0x0100 |
Christopher Ferris | 38062f9 | 2014-07-09 15:33:25 -0700 | [diff] [blame] | 521 | #define PCI_EXP_SLTCTL_PWR_IND_BLINK 0x0200 |
| 522 | #define PCI_EXP_SLTCTL_PWR_IND_OFF 0x0300 |
Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 523 | #define PCI_EXP_SLTCTL_PCC 0x0400 |
Christopher Ferris | 915bf81 | 2015-09-02 17:23:31 -0700 | [diff] [blame] | 524 | #define PCI_EXP_SLTCTL_PWR_ON 0x0000 |
Christopher Ferris | 38062f9 | 2014-07-09 15:33:25 -0700 | [diff] [blame] | 525 | #define PCI_EXP_SLTCTL_PWR_OFF 0x0400 |
Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 526 | #define PCI_EXP_SLTCTL_EIC 0x0800 |
| 527 | #define PCI_EXP_SLTCTL_DLLSCE 0x1000 |
Christopher Ferris | 80ae69d | 2022-08-02 16:32:21 -0700 | [diff] [blame] | 528 | #define PCI_EXP_SLTCTL_ASPL_DISABLE 0x2000 |
Christopher Ferris | af09c70 | 2020-06-01 20:29:29 -0700 | [diff] [blame] | 529 | #define PCI_EXP_SLTCTL_IBPD_DISABLE 0x4000 |
Christopher Ferris | 1ed5534 | 2022-03-22 16:06:25 -0700 | [diff] [blame] | 530 | #define PCI_EXP_SLTSTA 0x1a |
Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 531 | #define PCI_EXP_SLTSTA_ABP 0x0001 |
| 532 | #define PCI_EXP_SLTSTA_PFD 0x0002 |
| 533 | #define PCI_EXP_SLTSTA_MRLSC 0x0004 |
Christopher Ferris | 915bf81 | 2015-09-02 17:23:31 -0700 | [diff] [blame] | 534 | #define PCI_EXP_SLTSTA_PDC 0x0008 |
Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 535 | #define PCI_EXP_SLTSTA_CC 0x0010 |
| 536 | #define PCI_EXP_SLTSTA_MRLSS 0x0020 |
| 537 | #define PCI_EXP_SLTSTA_PDS 0x0040 |
Christopher Ferris | 915bf81 | 2015-09-02 17:23:31 -0700 | [diff] [blame] | 538 | #define PCI_EXP_SLTSTA_EIS 0x0080 |
Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 539 | #define PCI_EXP_SLTSTA_DLLSC 0x0100 |
Christopher Ferris | 1ed5534 | 2022-03-22 16:06:25 -0700 | [diff] [blame] | 540 | #define PCI_EXP_RTCTL 0x1c |
Christopher Ferris | 38062f9 | 2014-07-09 15:33:25 -0700 | [diff] [blame] | 541 | #define PCI_EXP_RTCTL_SECEE 0x0001 |
Christopher Ferris | 915bf81 | 2015-09-02 17:23:31 -0700 | [diff] [blame] | 542 | #define PCI_EXP_RTCTL_SENFEE 0x0002 |
Christopher Ferris | 38062f9 | 2014-07-09 15:33:25 -0700 | [diff] [blame] | 543 | #define PCI_EXP_RTCTL_SEFEE 0x0004 |
| 544 | #define PCI_EXP_RTCTL_PMEIE 0x0008 |
| 545 | #define PCI_EXP_RTCTL_CRSSVE 0x0010 |
Christopher Ferris | 1ed5534 | 2022-03-22 16:06:25 -0700 | [diff] [blame] | 546 | #define PCI_EXP_RTCAP 0x1e |
Christopher Ferris | 82d7504 | 2015-01-26 10:57:07 -0800 | [diff] [blame] | 547 | #define PCI_EXP_RTCAP_CRSVIS 0x0001 |
Christopher Ferris | 1ed5534 | 2022-03-22 16:06:25 -0700 | [diff] [blame] | 548 | #define PCI_EXP_RTSTA 0x20 |
Christopher Ferris | 38062f9 | 2014-07-09 15:33:25 -0700 | [diff] [blame] | 549 | #define PCI_EXP_RTSTA_PME 0x00010000 |
Christopher Ferris | 915bf81 | 2015-09-02 17:23:31 -0700 | [diff] [blame] | 550 | #define PCI_EXP_RTSTA_PENDING 0x00020000 |
Christopher Ferris | 1ed5534 | 2022-03-22 16:06:25 -0700 | [diff] [blame] | 551 | #define PCI_EXP_DEVCAP2 0x24 |
Christopher Ferris | 76a1d45 | 2018-06-27 14:12:29 -0700 | [diff] [blame] | 552 | #define PCI_EXP_DEVCAP2_COMP_TMOUT_DIS 0x00000010 |
Christopher Ferris | 38062f9 | 2014-07-09 15:33:25 -0700 | [diff] [blame] | 553 | #define PCI_EXP_DEVCAP2_ARI 0x00000020 |
Christopher Ferris | 6a9755d | 2017-01-13 14:09:31 -0800 | [diff] [blame] | 554 | #define PCI_EXP_DEVCAP2_ATOMIC_ROUTE 0x00000040 |
Christopher Ferris | 76a1d45 | 2018-06-27 14:12:29 -0700 | [diff] [blame] | 555 | #define PCI_EXP_DEVCAP2_ATOMIC_COMP32 0x00000080 |
Christopher Ferris | 6a9755d | 2017-01-13 14:09:31 -0800 | [diff] [blame] | 556 | #define PCI_EXP_DEVCAP2_ATOMIC_COMP64 0x00000100 |
Christopher Ferris | 76a1d45 | 2018-06-27 14:12:29 -0700 | [diff] [blame] | 557 | #define PCI_EXP_DEVCAP2_ATOMIC_COMP128 0x00000200 |
Christopher Ferris | 38062f9 | 2014-07-09 15:33:25 -0700 | [diff] [blame] | 558 | #define PCI_EXP_DEVCAP2_LTR 0x00000800 |
Christopher Ferris | 915bf81 | 2015-09-02 17:23:31 -0700 | [diff] [blame] | 559 | #define PCI_EXP_DEVCAP2_OBFF_MASK 0x000c0000 |
Christopher Ferris | 82d7504 | 2015-01-26 10:57:07 -0800 | [diff] [blame] | 560 | #define PCI_EXP_DEVCAP2_OBFF_MSG 0x00040000 |
Christopher Ferris | 38062f9 | 2014-07-09 15:33:25 -0700 | [diff] [blame] | 561 | #define PCI_EXP_DEVCAP2_OBFF_WAKE 0x00080000 |
Christopher Ferris | 9ce2884 | 2018-10-25 12:11:39 -0700 | [diff] [blame] | 562 | #define PCI_EXP_DEVCAP2_EE_PREFIX 0x00200000 |
Christopher Ferris | 1ed5534 | 2022-03-22 16:06:25 -0700 | [diff] [blame] | 563 | #define PCI_EXP_DEVCTL2 0x28 |
Christopher Ferris | 915bf81 | 2015-09-02 17:23:31 -0700 | [diff] [blame] | 564 | #define PCI_EXP_DEVCTL2_COMP_TIMEOUT 0x000f |
Christopher Ferris | 76a1d45 | 2018-06-27 14:12:29 -0700 | [diff] [blame] | 565 | #define PCI_EXP_DEVCTL2_COMP_TMOUT_DIS 0x0010 |
Christopher Ferris | 82d7504 | 2015-01-26 10:57:07 -0800 | [diff] [blame] | 566 | #define PCI_EXP_DEVCTL2_ARI 0x0020 |
Christopher Ferris | 6a9755d | 2017-01-13 14:09:31 -0800 | [diff] [blame] | 567 | #define PCI_EXP_DEVCTL2_ATOMIC_REQ 0x0040 |
Christopher Ferris | 525ce91 | 2017-07-26 13:12:53 -0700 | [diff] [blame] | 568 | #define PCI_EXP_DEVCTL2_ATOMIC_EGRESS_BLOCK 0x0080 |
Christopher Ferris | 38062f9 | 2014-07-09 15:33:25 -0700 | [diff] [blame] | 569 | #define PCI_EXP_DEVCTL2_IDO_REQ_EN 0x0100 |
| 570 | #define PCI_EXP_DEVCTL2_IDO_CMP_EN 0x0200 |
Christopher Ferris | 915bf81 | 2015-09-02 17:23:31 -0700 | [diff] [blame] | 571 | #define PCI_EXP_DEVCTL2_LTR_EN 0x0400 |
Christopher Ferris | 82d7504 | 2015-01-26 10:57:07 -0800 | [diff] [blame] | 572 | #define PCI_EXP_DEVCTL2_OBFF_MSGA_EN 0x2000 |
Christopher Ferris | 38062f9 | 2014-07-09 15:33:25 -0700 | [diff] [blame] | 573 | #define PCI_EXP_DEVCTL2_OBFF_MSGB_EN 0x4000 |
| 574 | #define PCI_EXP_DEVCTL2_OBFF_WAKE_EN 0x6000 |
Christopher Ferris | 1ed5534 | 2022-03-22 16:06:25 -0700 | [diff] [blame] | 575 | #define PCI_EXP_DEVSTA2 0x2a |
| 576 | #define PCI_CAP_EXP_RC_ENDPOINT_SIZEOF_V2 0x2c |
| 577 | #define PCI_EXP_LNKCAP2 0x2c |
Christopher Ferris | 38062f9 | 2014-07-09 15:33:25 -0700 | [diff] [blame] | 578 | #define PCI_EXP_LNKCAP2_SLS_2_5GB 0x00000002 |
Christopher Ferris | 915bf81 | 2015-09-02 17:23:31 -0700 | [diff] [blame] | 579 | #define PCI_EXP_LNKCAP2_SLS_5_0GB 0x00000004 |
Christopher Ferris | 82d7504 | 2015-01-26 10:57:07 -0800 | [diff] [blame] | 580 | #define PCI_EXP_LNKCAP2_SLS_8_0GB 0x00000008 |
Christopher Ferris | 76a1d45 | 2018-06-27 14:12:29 -0700 | [diff] [blame] | 581 | #define PCI_EXP_LNKCAP2_SLS_16_0GB 0x00000010 |
Christopher Ferris | b8a95e2 | 2019-10-02 18:29:20 -0700 | [diff] [blame] | 582 | #define PCI_EXP_LNKCAP2_SLS_32_0GB 0x00000020 |
Christopher Ferris | 05667cd | 2021-02-16 16:01:34 -0800 | [diff] [blame] | 583 | #define PCI_EXP_LNKCAP2_SLS_64_0GB 0x00000040 |
Christopher Ferris | 38062f9 | 2014-07-09 15:33:25 -0700 | [diff] [blame] | 584 | #define PCI_EXP_LNKCAP2_CROSSLINK 0x00000100 |
Christopher Ferris | 1ed5534 | 2022-03-22 16:06:25 -0700 | [diff] [blame] | 585 | #define PCI_EXP_LNKCTL2 0x30 |
Christopher Ferris | 9ce2884 | 2018-10-25 12:11:39 -0700 | [diff] [blame] | 586 | #define PCI_EXP_LNKCTL2_TLS 0x000f |
| 587 | #define PCI_EXP_LNKCTL2_TLS_2_5GT 0x0001 |
| 588 | #define PCI_EXP_LNKCTL2_TLS_5_0GT 0x0002 |
| 589 | #define PCI_EXP_LNKCTL2_TLS_8_0GT 0x0003 |
| 590 | #define PCI_EXP_LNKCTL2_TLS_16_0GT 0x0004 |
Christopher Ferris | b8a95e2 | 2019-10-02 18:29:20 -0700 | [diff] [blame] | 591 | #define PCI_EXP_LNKCTL2_TLS_32_0GT 0x0005 |
Christopher Ferris | 05667cd | 2021-02-16 16:01:34 -0800 | [diff] [blame] | 592 | #define PCI_EXP_LNKCTL2_TLS_64_0GT 0x0006 |
Christopher Ferris | d32ca14 | 2020-02-04 16:16:51 -0800 | [diff] [blame] | 593 | #define PCI_EXP_LNKCTL2_ENTER_COMP 0x0010 |
| 594 | #define PCI_EXP_LNKCTL2_TX_MARGIN 0x0380 |
Christopher Ferris | bb9fcb4 | 2020-04-06 11:38:04 -0700 | [diff] [blame] | 595 | #define PCI_EXP_LNKCTL2_HASD 0x0020 |
Christopher Ferris | 1ed5534 | 2022-03-22 16:06:25 -0700 | [diff] [blame] | 596 | #define PCI_EXP_LNKSTA2 0x32 |
| 597 | #define PCI_CAP_EXP_ENDPOINT_SIZEOF_V2 0x32 |
| 598 | #define PCI_EXP_SLTCAP2 0x34 |
Christopher Ferris | af09c70 | 2020-06-01 20:29:29 -0700 | [diff] [blame] | 599 | #define PCI_EXP_SLTCAP2_IBPD 0x00000001 |
Christopher Ferris | 1ed5534 | 2022-03-22 16:06:25 -0700 | [diff] [blame] | 600 | #define PCI_EXP_SLTCTL2 0x38 |
| 601 | #define PCI_EXP_SLTSTA2 0x3a |
Christopher Ferris | 915bf81 | 2015-09-02 17:23:31 -0700 | [diff] [blame] | 602 | #define PCI_EXT_CAP_ID(header) (header & 0x0000ffff) |
Christopher Ferris | 82d7504 | 2015-01-26 10:57:07 -0800 | [diff] [blame] | 603 | #define PCI_EXT_CAP_VER(header) ((header >> 16) & 0xf) |
Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 604 | #define PCI_EXT_CAP_NEXT(header) ((header >> 20) & 0xffc) |
| 605 | #define PCI_EXT_CAP_ID_ERR 0x01 |
Christopher Ferris | 915bf81 | 2015-09-02 17:23:31 -0700 | [diff] [blame] | 606 | #define PCI_EXT_CAP_ID_VC 0x02 |
Christopher Ferris | 82d7504 | 2015-01-26 10:57:07 -0800 | [diff] [blame] | 607 | #define PCI_EXT_CAP_ID_DSN 0x03 |
Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 608 | #define PCI_EXT_CAP_ID_PWR 0x04 |
| 609 | #define PCI_EXT_CAP_ID_RCLD 0x05 |
Christopher Ferris | 915bf81 | 2015-09-02 17:23:31 -0700 | [diff] [blame] | 610 | #define PCI_EXT_CAP_ID_RCILC 0x06 |
Christopher Ferris | 82d7504 | 2015-01-26 10:57:07 -0800 | [diff] [blame] | 611 | #define PCI_EXT_CAP_ID_RCEC 0x07 |
Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 612 | #define PCI_EXT_CAP_ID_MFVC 0x08 |
| 613 | #define PCI_EXT_CAP_ID_VC9 0x09 |
Christopher Ferris | 915bf81 | 2015-09-02 17:23:31 -0700 | [diff] [blame] | 614 | #define PCI_EXT_CAP_ID_RCRB 0x0A |
Christopher Ferris | 82d7504 | 2015-01-26 10:57:07 -0800 | [diff] [blame] | 615 | #define PCI_EXT_CAP_ID_VNDR 0x0B |
Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 616 | #define PCI_EXT_CAP_ID_CAC 0x0C |
| 617 | #define PCI_EXT_CAP_ID_ACS 0x0D |
Christopher Ferris | 915bf81 | 2015-09-02 17:23:31 -0700 | [diff] [blame] | 618 | #define PCI_EXT_CAP_ID_ARI 0x0E |
Christopher Ferris | 82d7504 | 2015-01-26 10:57:07 -0800 | [diff] [blame] | 619 | #define PCI_EXT_CAP_ID_ATS 0x0F |
Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 620 | #define PCI_EXT_CAP_ID_SRIOV 0x10 |
| 621 | #define PCI_EXT_CAP_ID_MRIOV 0x11 |
Christopher Ferris | 915bf81 | 2015-09-02 17:23:31 -0700 | [diff] [blame] | 622 | #define PCI_EXT_CAP_ID_MCAST 0x12 |
Christopher Ferris | 82d7504 | 2015-01-26 10:57:07 -0800 | [diff] [blame] | 623 | #define PCI_EXT_CAP_ID_PRI 0x13 |
Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 624 | #define PCI_EXT_CAP_ID_AMD_XXX 0x14 |
| 625 | #define PCI_EXT_CAP_ID_REBAR 0x15 |
Christopher Ferris | 915bf81 | 2015-09-02 17:23:31 -0700 | [diff] [blame] | 626 | #define PCI_EXT_CAP_ID_DPA 0x16 |
Christopher Ferris | 82d7504 | 2015-01-26 10:57:07 -0800 | [diff] [blame] | 627 | #define PCI_EXT_CAP_ID_TPH 0x17 |
Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 628 | #define PCI_EXT_CAP_ID_LTR 0x18 |
| 629 | #define PCI_EXT_CAP_ID_SECPCI 0x19 |
Christopher Ferris | 915bf81 | 2015-09-02 17:23:31 -0700 | [diff] [blame] | 630 | #define PCI_EXT_CAP_ID_PMUX 0x1A |
Christopher Ferris | 82d7504 | 2015-01-26 10:57:07 -0800 | [diff] [blame] | 631 | #define PCI_EXT_CAP_ID_PASID 0x1B |
Christopher Ferris | 106b3a8 | 2016-08-24 12:15:38 -0700 | [diff] [blame] | 632 | #define PCI_EXT_CAP_ID_DPC 0x1D |
Christopher Ferris | 525ce91 | 2017-07-26 13:12:53 -0700 | [diff] [blame] | 633 | #define PCI_EXT_CAP_ID_L1SS 0x1E |
Christopher Ferris | 6a9755d | 2017-01-13 14:09:31 -0800 | [diff] [blame] | 634 | #define PCI_EXT_CAP_ID_PTM 0x1F |
Christopher Ferris | 05667cd | 2021-02-16 16:01:34 -0800 | [diff] [blame] | 635 | #define PCI_EXT_CAP_ID_DVSEC 0x23 |
Christopher Ferris | 9584fa4 | 2019-12-09 15:36:13 -0800 | [diff] [blame] | 636 | #define PCI_EXT_CAP_ID_DLF 0x25 |
| 637 | #define PCI_EXT_CAP_ID_PL_16GT 0x26 |
Christopher Ferris | 7447a1c | 2022-10-04 18:24:44 -0700 | [diff] [blame^] | 638 | #define PCI_EXT_CAP_ID_DOE 0x2E |
| 639 | #define PCI_EXT_CAP_ID_MAX PCI_EXT_CAP_ID_DOE |
Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 640 | #define PCI_EXT_CAP_DSN_SIZEOF 12 |
Christopher Ferris | 915bf81 | 2015-09-02 17:23:31 -0700 | [diff] [blame] | 641 | #define PCI_EXT_CAP_MCAST_ENDPOINT_SIZEOF 40 |
Christopher Ferris | 1ed5534 | 2022-03-22 16:06:25 -0700 | [diff] [blame] | 642 | #define PCI_ERR_UNCOR_STATUS 0x04 |
Christopher Ferris | 82d7504 | 2015-01-26 10:57:07 -0800 | [diff] [blame] | 643 | #define PCI_ERR_UNC_UND 0x00000001 |
Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 644 | #define PCI_ERR_UNC_DLP 0x00000010 |
Christopher Ferris | 915bf81 | 2015-09-02 17:23:31 -0700 | [diff] [blame] | 645 | #define PCI_ERR_UNC_SURPDN 0x00000020 |
Christopher Ferris | 106b3a8 | 2016-08-24 12:15:38 -0700 | [diff] [blame] | 646 | #define PCI_ERR_UNC_POISON_TLP 0x00001000 |
Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 647 | #define PCI_ERR_UNC_FCP 0x00002000 |
| 648 | #define PCI_ERR_UNC_COMP_TIME 0x00004000 |
Christopher Ferris | 915bf81 | 2015-09-02 17:23:31 -0700 | [diff] [blame] | 649 | #define PCI_ERR_UNC_COMP_ABORT 0x00008000 |
Christopher Ferris | 106b3a8 | 2016-08-24 12:15:38 -0700 | [diff] [blame] | 650 | #define PCI_ERR_UNC_UNX_COMP 0x00010000 |
Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 651 | #define PCI_ERR_UNC_RX_OVER 0x00020000 |
| 652 | #define PCI_ERR_UNC_MALF_TLP 0x00040000 |
Christopher Ferris | 915bf81 | 2015-09-02 17:23:31 -0700 | [diff] [blame] | 653 | #define PCI_ERR_UNC_ECRC 0x00080000 |
Christopher Ferris | 106b3a8 | 2016-08-24 12:15:38 -0700 | [diff] [blame] | 654 | #define PCI_ERR_UNC_UNSUP 0x00100000 |
Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 655 | #define PCI_ERR_UNC_ACSV 0x00200000 |
| 656 | #define PCI_ERR_UNC_INTN 0x00400000 |
Christopher Ferris | 915bf81 | 2015-09-02 17:23:31 -0700 | [diff] [blame] | 657 | #define PCI_ERR_UNC_MCBTLP 0x00800000 |
Christopher Ferris | 106b3a8 | 2016-08-24 12:15:38 -0700 | [diff] [blame] | 658 | #define PCI_ERR_UNC_ATOMEG 0x01000000 |
Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 659 | #define PCI_ERR_UNC_TLPPRE 0x02000000 |
Christopher Ferris | 1ed5534 | 2022-03-22 16:06:25 -0700 | [diff] [blame] | 660 | #define PCI_ERR_UNCOR_MASK 0x08 |
| 661 | #define PCI_ERR_UNCOR_SEVER 0x0c |
| 662 | #define PCI_ERR_COR_STATUS 0x10 |
Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 663 | #define PCI_ERR_COR_RCVR 0x00000001 |
| 664 | #define PCI_ERR_COR_BAD_TLP 0x00000040 |
Christopher Ferris | 915bf81 | 2015-09-02 17:23:31 -0700 | [diff] [blame] | 665 | #define PCI_ERR_COR_BAD_DLLP 0x00000080 |
Christopher Ferris | 106b3a8 | 2016-08-24 12:15:38 -0700 | [diff] [blame] | 666 | #define PCI_ERR_COR_REP_ROLL 0x00000100 |
Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 667 | #define PCI_ERR_COR_REP_TIMER 0x00001000 |
| 668 | #define PCI_ERR_COR_ADV_NFAT 0x00002000 |
Christopher Ferris | 915bf81 | 2015-09-02 17:23:31 -0700 | [diff] [blame] | 669 | #define PCI_ERR_COR_INTERNAL 0x00004000 |
Christopher Ferris | 106b3a8 | 2016-08-24 12:15:38 -0700 | [diff] [blame] | 670 | #define PCI_ERR_COR_LOG_OVER 0x00008000 |
Christopher Ferris | 1ed5534 | 2022-03-22 16:06:25 -0700 | [diff] [blame] | 671 | #define PCI_ERR_COR_MASK 0x14 |
| 672 | #define PCI_ERR_CAP 0x18 |
| 673 | #define PCI_ERR_CAP_FEP(x) ((x) & 0x1f) |
Christopher Ferris | 106b3a8 | 2016-08-24 12:15:38 -0700 | [diff] [blame] | 674 | #define PCI_ERR_CAP_ECRC_GENC 0x00000020 |
Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 675 | #define PCI_ERR_CAP_ECRC_GENE 0x00000040 |
| 676 | #define PCI_ERR_CAP_ECRC_CHKC 0x00000080 |
Christopher Ferris | 915bf81 | 2015-09-02 17:23:31 -0700 | [diff] [blame] | 677 | #define PCI_ERR_CAP_ECRC_CHKE 0x00000100 |
Christopher Ferris | 1ed5534 | 2022-03-22 16:06:25 -0700 | [diff] [blame] | 678 | #define PCI_ERR_HEADER_LOG 0x1c |
| 679 | #define PCI_ERR_ROOT_COMMAND 0x2c |
Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 680 | #define PCI_ERR_ROOT_CMD_COR_EN 0x00000001 |
Christopher Ferris | 915bf81 | 2015-09-02 17:23:31 -0700 | [diff] [blame] | 681 | #define PCI_ERR_ROOT_CMD_NONFATAL_EN 0x00000002 |
Christopher Ferris | 106b3a8 | 2016-08-24 12:15:38 -0700 | [diff] [blame] | 682 | #define PCI_ERR_ROOT_CMD_FATAL_EN 0x00000004 |
Christopher Ferris | 1ed5534 | 2022-03-22 16:06:25 -0700 | [diff] [blame] | 683 | #define PCI_ERR_ROOT_STATUS 0x30 |
Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 684 | #define PCI_ERR_ROOT_COR_RCV 0x00000001 |
Christopher Ferris | 915bf81 | 2015-09-02 17:23:31 -0700 | [diff] [blame] | 685 | #define PCI_ERR_ROOT_MULTI_COR_RCV 0x00000002 |
Christopher Ferris | 106b3a8 | 2016-08-24 12:15:38 -0700 | [diff] [blame] | 686 | #define PCI_ERR_ROOT_UNCOR_RCV 0x00000004 |
Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 687 | #define PCI_ERR_ROOT_MULTI_UNCOR_RCV 0x00000008 |
| 688 | #define PCI_ERR_ROOT_FIRST_FATAL 0x00000010 |
Christopher Ferris | 915bf81 | 2015-09-02 17:23:31 -0700 | [diff] [blame] | 689 | #define PCI_ERR_ROOT_NONFATAL_RCV 0x00000020 |
Christopher Ferris | 106b3a8 | 2016-08-24 12:15:38 -0700 | [diff] [blame] | 690 | #define PCI_ERR_ROOT_FATAL_RCV 0x00000040 |
Christopher Ferris | 934ec94 | 2018-01-31 15:29:16 -0800 | [diff] [blame] | 691 | #define PCI_ERR_ROOT_AER_IRQ 0xf8000000 |
Christopher Ferris | 1ed5534 | 2022-03-22 16:06:25 -0700 | [diff] [blame] | 692 | #define PCI_ERR_ROOT_ERR_SRC 0x34 |
| 693 | #define PCI_VC_PORT_CAP1 0x04 |
Christopher Ferris | 915bf81 | 2015-09-02 17:23:31 -0700 | [diff] [blame] | 694 | #define PCI_VC_CAP1_EVCC 0x00000007 |
Christopher Ferris | 106b3a8 | 2016-08-24 12:15:38 -0700 | [diff] [blame] | 695 | #define PCI_VC_CAP1_LPEVCC 0x00000070 |
Christopher Ferris | 38062f9 | 2014-07-09 15:33:25 -0700 | [diff] [blame] | 696 | #define PCI_VC_CAP1_ARB_SIZE 0x00000c00 |
Christopher Ferris | 1ed5534 | 2022-03-22 16:06:25 -0700 | [diff] [blame] | 697 | #define PCI_VC_PORT_CAP2 0x08 |
Christopher Ferris | 915bf81 | 2015-09-02 17:23:31 -0700 | [diff] [blame] | 698 | #define PCI_VC_CAP2_32_PHASE 0x00000002 |
Christopher Ferris | 106b3a8 | 2016-08-24 12:15:38 -0700 | [diff] [blame] | 699 | #define PCI_VC_CAP2_64_PHASE 0x00000004 |
Christopher Ferris | 38062f9 | 2014-07-09 15:33:25 -0700 | [diff] [blame] | 700 | #define PCI_VC_CAP2_128_PHASE 0x00000008 |
| 701 | #define PCI_VC_CAP2_ARB_OFF 0xff000000 |
Christopher Ferris | 1ed5534 | 2022-03-22 16:06:25 -0700 | [diff] [blame] | 702 | #define PCI_VC_PORT_CTRL 0x0c |
Christopher Ferris | 106b3a8 | 2016-08-24 12:15:38 -0700 | [diff] [blame] | 703 | #define PCI_VC_PORT_CTRL_LOAD_TABLE 0x00000001 |
Christopher Ferris | 1ed5534 | 2022-03-22 16:06:25 -0700 | [diff] [blame] | 704 | #define PCI_VC_PORT_STATUS 0x0e |
Christopher Ferris | 38062f9 | 2014-07-09 15:33:25 -0700 | [diff] [blame] | 705 | #define PCI_VC_PORT_STATUS_TABLE 0x00000001 |
Christopher Ferris | 1ed5534 | 2022-03-22 16:06:25 -0700 | [diff] [blame] | 706 | #define PCI_VC_RES_CAP 0x10 |
Christopher Ferris | 106b3a8 | 2016-08-24 12:15:38 -0700 | [diff] [blame] | 707 | #define PCI_VC_RES_CAP_32_PHASE 0x00000002 |
Christopher Ferris | 38062f9 | 2014-07-09 15:33:25 -0700 | [diff] [blame] | 708 | #define PCI_VC_RES_CAP_64_PHASE 0x00000004 |
| 709 | #define PCI_VC_RES_CAP_128_PHASE 0x00000008 |
Christopher Ferris | 915bf81 | 2015-09-02 17:23:31 -0700 | [diff] [blame] | 710 | #define PCI_VC_RES_CAP_128_PHASE_TB 0x00000010 |
Christopher Ferris | 106b3a8 | 2016-08-24 12:15:38 -0700 | [diff] [blame] | 711 | #define PCI_VC_RES_CAP_256_PHASE 0x00000020 |
Christopher Ferris | 38062f9 | 2014-07-09 15:33:25 -0700 | [diff] [blame] | 712 | #define PCI_VC_RES_CAP_ARB_OFF 0xff000000 |
Christopher Ferris | 1ed5534 | 2022-03-22 16:06:25 -0700 | [diff] [blame] | 713 | #define PCI_VC_RES_CTRL 0x14 |
Christopher Ferris | 915bf81 | 2015-09-02 17:23:31 -0700 | [diff] [blame] | 714 | #define PCI_VC_RES_CTRL_LOAD_TABLE 0x00010000 |
Christopher Ferris | 106b3a8 | 2016-08-24 12:15:38 -0700 | [diff] [blame] | 715 | #define PCI_VC_RES_CTRL_ARB_SELECT 0x000e0000 |
Christopher Ferris | 38062f9 | 2014-07-09 15:33:25 -0700 | [diff] [blame] | 716 | #define PCI_VC_RES_CTRL_ID 0x07000000 |
| 717 | #define PCI_VC_RES_CTRL_ENABLE 0x80000000 |
Christopher Ferris | 1ed5534 | 2022-03-22 16:06:25 -0700 | [diff] [blame] | 718 | #define PCI_VC_RES_STATUS 0x1a |
Christopher Ferris | 106b3a8 | 2016-08-24 12:15:38 -0700 | [diff] [blame] | 719 | #define PCI_VC_RES_STATUS_TABLE 0x00000001 |
Christopher Ferris | 38062f9 | 2014-07-09 15:33:25 -0700 | [diff] [blame] | 720 | #define PCI_VC_RES_STATUS_NEGO 0x00000002 |
Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 721 | #define PCI_CAP_VC_BASE_SIZEOF 0x10 |
Christopher Ferris | 1ed5534 | 2022-03-22 16:06:25 -0700 | [diff] [blame] | 722 | #define PCI_CAP_VC_PER_VC_SIZEOF 0x0c |
| 723 | #define PCI_PWR_DSR 0x04 |
| 724 | #define PCI_PWR_DATA 0x08 |
Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 725 | #define PCI_PWR_DATA_BASE(x) ((x) & 0xff) |
Christopher Ferris | 915bf81 | 2015-09-02 17:23:31 -0700 | [diff] [blame] | 726 | #define PCI_PWR_DATA_SCALE(x) (((x) >> 8) & 3) |
Christopher Ferris | 106b3a8 | 2016-08-24 12:15:38 -0700 | [diff] [blame] | 727 | #define PCI_PWR_DATA_PM_SUB(x) (((x) >> 10) & 7) |
Christopher Ferris | 38062f9 | 2014-07-09 15:33:25 -0700 | [diff] [blame] | 728 | #define PCI_PWR_DATA_PM_STATE(x) (((x) >> 13) & 3) |
Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 729 | #define PCI_PWR_DATA_TYPE(x) (((x) >> 15) & 7) |
Christopher Ferris | 915bf81 | 2015-09-02 17:23:31 -0700 | [diff] [blame] | 730 | #define PCI_PWR_DATA_RAIL(x) (((x) >> 18) & 7) |
Christopher Ferris | 1ed5534 | 2022-03-22 16:06:25 -0700 | [diff] [blame] | 731 | #define PCI_PWR_CAP 0x0c |
Christopher Ferris | 38062f9 | 2014-07-09 15:33:25 -0700 | [diff] [blame] | 732 | #define PCI_PWR_CAP_BUDGET(x) ((x) & 1) |
Christopher Ferris | 1ed5534 | 2022-03-22 16:06:25 -0700 | [diff] [blame] | 733 | #define PCI_EXT_CAP_PWR_SIZEOF 0x10 |
Christopher Ferris | 05667cd | 2021-02-16 16:01:34 -0800 | [diff] [blame] | 734 | #define PCI_RCEC_RCIEP_BITMAP 4 |
| 735 | #define PCI_RCEC_BUSN 8 |
| 736 | #define PCI_RCEC_BUSN_REG_VER 0x02 |
| 737 | #define PCI_RCEC_BUSN_NEXT(x) (((x) >> 8) & 0xff) |
| 738 | #define PCI_RCEC_BUSN_LAST(x) (((x) >> 16) & 0xff) |
Christopher Ferris | 915bf81 | 2015-09-02 17:23:31 -0700 | [diff] [blame] | 739 | #define PCI_VNDR_HEADER 4 |
Christopher Ferris | 106b3a8 | 2016-08-24 12:15:38 -0700 | [diff] [blame] | 740 | #define PCI_VNDR_HEADER_ID(x) ((x) & 0xffff) |
Christopher Ferris | 38062f9 | 2014-07-09 15:33:25 -0700 | [diff] [blame] | 741 | #define PCI_VNDR_HEADER_REV(x) (((x) >> 16) & 0xf) |
Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 742 | #define PCI_VNDR_HEADER_LEN(x) (((x) >> 20) & 0xfff) |
Christopher Ferris | 915bf81 | 2015-09-02 17:23:31 -0700 | [diff] [blame] | 743 | #define HT_3BIT_CAP_MASK 0xE0 |
Christopher Ferris | 106b3a8 | 2016-08-24 12:15:38 -0700 | [diff] [blame] | 744 | #define HT_CAPTYPE_SLAVE 0x00 |
Christopher Ferris | 38062f9 | 2014-07-09 15:33:25 -0700 | [diff] [blame] | 745 | #define HT_CAPTYPE_HOST 0x20 |
Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 746 | #define HT_5BIT_CAP_MASK 0xF8 |
Christopher Ferris | 915bf81 | 2015-09-02 17:23:31 -0700 | [diff] [blame] | 747 | #define HT_CAPTYPE_IRQ 0x80 |
Christopher Ferris | 106b3a8 | 2016-08-24 12:15:38 -0700 | [diff] [blame] | 748 | #define HT_CAPTYPE_REMAPPING_40 0xA0 |
Christopher Ferris | 38062f9 | 2014-07-09 15:33:25 -0700 | [diff] [blame] | 749 | #define HT_CAPTYPE_REMAPPING_64 0xA2 |
Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 750 | #define HT_CAPTYPE_UNITID_CLUMP 0x90 |
Christopher Ferris | 915bf81 | 2015-09-02 17:23:31 -0700 | [diff] [blame] | 751 | #define HT_CAPTYPE_EXTCONF 0x98 |
Christopher Ferris | 106b3a8 | 2016-08-24 12:15:38 -0700 | [diff] [blame] | 752 | #define HT_CAPTYPE_MSI_MAPPING 0xA8 |
Christopher Ferris | 38062f9 | 2014-07-09 15:33:25 -0700 | [diff] [blame] | 753 | #define HT_MSI_FLAGS 0x02 |
Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 754 | #define HT_MSI_FLAGS_ENABLE 0x1 |
Christopher Ferris | 915bf81 | 2015-09-02 17:23:31 -0700 | [diff] [blame] | 755 | #define HT_MSI_FLAGS_FIXED 0x2 |
Christopher Ferris | 106b3a8 | 2016-08-24 12:15:38 -0700 | [diff] [blame] | 756 | #define HT_MSI_FIXED_ADDR 0x00000000FEE00000ULL |
Christopher Ferris | 38062f9 | 2014-07-09 15:33:25 -0700 | [diff] [blame] | 757 | #define HT_MSI_ADDR_LO 0x04 |
Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 758 | #define HT_MSI_ADDR_LO_MASK 0xFFF00000 |
Christopher Ferris | 915bf81 | 2015-09-02 17:23:31 -0700 | [diff] [blame] | 759 | #define HT_MSI_ADDR_HI 0x08 |
Christopher Ferris | 106b3a8 | 2016-08-24 12:15:38 -0700 | [diff] [blame] | 760 | #define HT_CAPTYPE_DIRECT_ROUTE 0xB0 |
Christopher Ferris | 38062f9 | 2014-07-09 15:33:25 -0700 | [diff] [blame] | 761 | #define HT_CAPTYPE_VCSET 0xB8 |
Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 762 | #define HT_CAPTYPE_ERROR_RETRY 0xC0 |
Christopher Ferris | 915bf81 | 2015-09-02 17:23:31 -0700 | [diff] [blame] | 763 | #define HT_CAPTYPE_GEN3 0xD0 |
Christopher Ferris | 106b3a8 | 2016-08-24 12:15:38 -0700 | [diff] [blame] | 764 | #define HT_CAPTYPE_PM 0xE0 |
Christopher Ferris | 38062f9 | 2014-07-09 15:33:25 -0700 | [diff] [blame] | 765 | #define HT_CAP_SIZEOF_LONG 28 |
Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 766 | #define HT_CAP_SIZEOF_SHORT 24 |
Christopher Ferris | 915bf81 | 2015-09-02 17:23:31 -0700 | [diff] [blame] | 767 | #define PCI_ARI_CAP 0x04 |
Christopher Ferris | 106b3a8 | 2016-08-24 12:15:38 -0700 | [diff] [blame] | 768 | #define PCI_ARI_CAP_MFVC 0x0001 |
Christopher Ferris | 38062f9 | 2014-07-09 15:33:25 -0700 | [diff] [blame] | 769 | #define PCI_ARI_CAP_ACS 0x0002 |
Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 770 | #define PCI_ARI_CAP_NFN(x) (((x) >> 8) & 0xff) |
Christopher Ferris | 915bf81 | 2015-09-02 17:23:31 -0700 | [diff] [blame] | 771 | #define PCI_ARI_CTRL 0x06 |
Christopher Ferris | 106b3a8 | 2016-08-24 12:15:38 -0700 | [diff] [blame] | 772 | #define PCI_ARI_CTRL_MFVC 0x0001 |
Christopher Ferris | 38062f9 | 2014-07-09 15:33:25 -0700 | [diff] [blame] | 773 | #define PCI_ARI_CTRL_ACS 0x0002 |
Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 774 | #define PCI_ARI_CTRL_FG(x) (((x) >> 4) & 7) |
Christopher Ferris | 915bf81 | 2015-09-02 17:23:31 -0700 | [diff] [blame] | 775 | #define PCI_EXT_CAP_ARI_SIZEOF 8 |
Christopher Ferris | 106b3a8 | 2016-08-24 12:15:38 -0700 | [diff] [blame] | 776 | #define PCI_ATS_CAP 0x04 |
Christopher Ferris | 38062f9 | 2014-07-09 15:33:25 -0700 | [diff] [blame] | 777 | #define PCI_ATS_CAP_QDEP(x) ((x) & 0x1f) |
Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 778 | #define PCI_ATS_MAX_QDEP 32 |
Christopher Ferris | 24f97eb | 2019-05-20 12:58:13 -0700 | [diff] [blame] | 779 | #define PCI_ATS_CAP_PAGE_ALIGNED 0x0020 |
Christopher Ferris | 915bf81 | 2015-09-02 17:23:31 -0700 | [diff] [blame] | 780 | #define PCI_ATS_CTRL 0x06 |
Christopher Ferris | 106b3a8 | 2016-08-24 12:15:38 -0700 | [diff] [blame] | 781 | #define PCI_ATS_CTRL_ENABLE 0x8000 |
Christopher Ferris | 38062f9 | 2014-07-09 15:33:25 -0700 | [diff] [blame] | 782 | #define PCI_ATS_CTRL_STU(x) ((x) & 0x1f) |
Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 783 | #define PCI_ATS_MIN_STU 12 |
Christopher Ferris | 915bf81 | 2015-09-02 17:23:31 -0700 | [diff] [blame] | 784 | #define PCI_EXT_CAP_ATS_SIZEOF 8 |
Christopher Ferris | 106b3a8 | 2016-08-24 12:15:38 -0700 | [diff] [blame] | 785 | #define PCI_PRI_CTRL 0x04 |
Christopher Ferris | aeddbcf | 2019-07-08 12:45:46 -0700 | [diff] [blame] | 786 | #define PCI_PRI_CTRL_ENABLE 0x0001 |
| 787 | #define PCI_PRI_CTRL_RESET 0x0002 |
Christopher Ferris | 915bf81 | 2015-09-02 17:23:31 -0700 | [diff] [blame] | 788 | #define PCI_PRI_STATUS 0x06 |
Christopher Ferris | aeddbcf | 2019-07-08 12:45:46 -0700 | [diff] [blame] | 789 | #define PCI_PRI_STATUS_RF 0x0001 |
| 790 | #define PCI_PRI_STATUS_UPRGI 0x0002 |
| 791 | #define PCI_PRI_STATUS_STOPPED 0x0100 |
Christopher Ferris | 24f97eb | 2019-05-20 12:58:13 -0700 | [diff] [blame] | 792 | #define PCI_PRI_STATUS_PASID 0x8000 |
Christopher Ferris | 915bf81 | 2015-09-02 17:23:31 -0700 | [diff] [blame] | 793 | #define PCI_PRI_MAX_REQ 0x08 |
Christopher Ferris | 106b3a8 | 2016-08-24 12:15:38 -0700 | [diff] [blame] | 794 | #define PCI_PRI_ALLOC_REQ 0x0c |
Christopher Ferris | 38062f9 | 2014-07-09 15:33:25 -0700 | [diff] [blame] | 795 | #define PCI_EXT_CAP_PRI_SIZEOF 16 |
Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 796 | #define PCI_PASID_CAP 0x04 |
Christopher Ferris | 915bf81 | 2015-09-02 17:23:31 -0700 | [diff] [blame] | 797 | #define PCI_PASID_CAP_EXEC 0x02 |
Christopher Ferris | 106b3a8 | 2016-08-24 12:15:38 -0700 | [diff] [blame] | 798 | #define PCI_PASID_CAP_PRIV 0x04 |
Christopher Ferris | 38062f9 | 2014-07-09 15:33:25 -0700 | [diff] [blame] | 799 | #define PCI_PASID_CTRL 0x06 |
Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 800 | #define PCI_PASID_CTRL_ENABLE 0x01 |
Christopher Ferris | 915bf81 | 2015-09-02 17:23:31 -0700 | [diff] [blame] | 801 | #define PCI_PASID_CTRL_EXEC 0x02 |
Christopher Ferris | 106b3a8 | 2016-08-24 12:15:38 -0700 | [diff] [blame] | 802 | #define PCI_PASID_CTRL_PRIV 0x04 |
Christopher Ferris | 38062f9 | 2014-07-09 15:33:25 -0700 | [diff] [blame] | 803 | #define PCI_EXT_CAP_PASID_SIZEOF 8 |
Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 804 | #define PCI_SRIOV_CAP 0x04 |
Christopher Ferris | aeddbcf | 2019-07-08 12:45:46 -0700 | [diff] [blame] | 805 | #define PCI_SRIOV_CAP_VFM 0x00000001 |
Christopher Ferris | 106b3a8 | 2016-08-24 12:15:38 -0700 | [diff] [blame] | 806 | #define PCI_SRIOV_CAP_INTR(x) ((x) >> 21) |
Christopher Ferris | 38062f9 | 2014-07-09 15:33:25 -0700 | [diff] [blame] | 807 | #define PCI_SRIOV_CTRL 0x08 |
Christopher Ferris | aeddbcf | 2019-07-08 12:45:46 -0700 | [diff] [blame] | 808 | #define PCI_SRIOV_CTRL_VFE 0x0001 |
| 809 | #define PCI_SRIOV_CTRL_VFM 0x0002 |
| 810 | #define PCI_SRIOV_CTRL_INTR 0x0004 |
| 811 | #define PCI_SRIOV_CTRL_MSE 0x0008 |
| 812 | #define PCI_SRIOV_CTRL_ARI 0x0010 |
Christopher Ferris | 915bf81 | 2015-09-02 17:23:31 -0700 | [diff] [blame] | 813 | #define PCI_SRIOV_STATUS 0x0a |
Christopher Ferris | aeddbcf | 2019-07-08 12:45:46 -0700 | [diff] [blame] | 814 | #define PCI_SRIOV_STATUS_VFM 0x0001 |
Christopher Ferris | 38062f9 | 2014-07-09 15:33:25 -0700 | [diff] [blame] | 815 | #define PCI_SRIOV_INITIAL_VF 0x0c |
Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 816 | #define PCI_SRIOV_TOTAL_VF 0x0e |
Christopher Ferris | 915bf81 | 2015-09-02 17:23:31 -0700 | [diff] [blame] | 817 | #define PCI_SRIOV_NUM_VF 0x10 |
Christopher Ferris | 106b3a8 | 2016-08-24 12:15:38 -0700 | [diff] [blame] | 818 | #define PCI_SRIOV_FUNC_LINK 0x12 |
Christopher Ferris | 38062f9 | 2014-07-09 15:33:25 -0700 | [diff] [blame] | 819 | #define PCI_SRIOV_VF_OFFSET 0x14 |
Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 820 | #define PCI_SRIOV_VF_STRIDE 0x16 |
Christopher Ferris | 915bf81 | 2015-09-02 17:23:31 -0700 | [diff] [blame] | 821 | #define PCI_SRIOV_VF_DID 0x1a |
Christopher Ferris | 106b3a8 | 2016-08-24 12:15:38 -0700 | [diff] [blame] | 822 | #define PCI_SRIOV_SUP_PGSIZE 0x1c |
Christopher Ferris | 38062f9 | 2014-07-09 15:33:25 -0700 | [diff] [blame] | 823 | #define PCI_SRIOV_SYS_PGSIZE 0x20 |
Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 824 | #define PCI_SRIOV_BAR 0x24 |
Christopher Ferris | 915bf81 | 2015-09-02 17:23:31 -0700 | [diff] [blame] | 825 | #define PCI_SRIOV_NUM_BARS 6 |
Christopher Ferris | 106b3a8 | 2016-08-24 12:15:38 -0700 | [diff] [blame] | 826 | #define PCI_SRIOV_VFM 0x3c |
Christopher Ferris | 38062f9 | 2014-07-09 15:33:25 -0700 | [diff] [blame] | 827 | #define PCI_SRIOV_VFM_BIR(x) ((x) & 7) |
Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 828 | #define PCI_SRIOV_VFM_OFFSET(x) ((x) & ~7) |
Christopher Ferris | 915bf81 | 2015-09-02 17:23:31 -0700 | [diff] [blame] | 829 | #define PCI_SRIOV_VFM_UA 0x0 |
Christopher Ferris | 106b3a8 | 2016-08-24 12:15:38 -0700 | [diff] [blame] | 830 | #define PCI_SRIOV_VFM_MI 0x1 |
Christopher Ferris | 38062f9 | 2014-07-09 15:33:25 -0700 | [diff] [blame] | 831 | #define PCI_SRIOV_VFM_MO 0x2 |
Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 832 | #define PCI_SRIOV_VFM_AV 0x3 |
Christopher Ferris | 1ed5534 | 2022-03-22 16:06:25 -0700 | [diff] [blame] | 833 | #define PCI_EXT_CAP_SRIOV_SIZEOF 0x40 |
Christopher Ferris | 106b3a8 | 2016-08-24 12:15:38 -0700 | [diff] [blame] | 834 | #define PCI_LTR_MAX_SNOOP_LAT 0x4 |
Christopher Ferris | 38062f9 | 2014-07-09 15:33:25 -0700 | [diff] [blame] | 835 | #define PCI_LTR_MAX_NOSNOOP_LAT 0x6 |
Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 836 | #define PCI_LTR_VALUE_MASK 0x000003ff |
Christopher Ferris | 915bf81 | 2015-09-02 17:23:31 -0700 | [diff] [blame] | 837 | #define PCI_LTR_SCALE_MASK 0x00001c00 |
Christopher Ferris | 106b3a8 | 2016-08-24 12:15:38 -0700 | [diff] [blame] | 838 | #define PCI_LTR_SCALE_SHIFT 10 |
Christopher Ferris | 38062f9 | 2014-07-09 15:33:25 -0700 | [diff] [blame] | 839 | #define PCI_EXT_CAP_LTR_SIZEOF 8 |
Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 840 | #define PCI_ACS_CAP 0x04 |
Christopher Ferris | aeddbcf | 2019-07-08 12:45:46 -0700 | [diff] [blame] | 841 | #define PCI_ACS_SV 0x0001 |
| 842 | #define PCI_ACS_TB 0x0002 |
| 843 | #define PCI_ACS_RR 0x0004 |
| 844 | #define PCI_ACS_CR 0x0008 |
| 845 | #define PCI_ACS_UF 0x0010 |
| 846 | #define PCI_ACS_EC 0x0020 |
| 847 | #define PCI_ACS_DT 0x0040 |
Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 848 | #define PCI_ACS_EGRESS_BITS 0x05 |
Christopher Ferris | 915bf81 | 2015-09-02 17:23:31 -0700 | [diff] [blame] | 849 | #define PCI_ACS_CTRL 0x06 |
Christopher Ferris | 106b3a8 | 2016-08-24 12:15:38 -0700 | [diff] [blame] | 850 | #define PCI_ACS_EGRESS_CTL_V 0x08 |
Christopher Ferris | 38062f9 | 2014-07-09 15:33:25 -0700 | [diff] [blame] | 851 | #define PCI_VSEC_HDR 4 |
Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 852 | #define PCI_VSEC_HDR_LEN_SHIFT 20 |
Christopher Ferris | 915bf81 | 2015-09-02 17:23:31 -0700 | [diff] [blame] | 853 | #define PCI_SATA_REGS 4 |
Christopher Ferris | 106b3a8 | 2016-08-24 12:15:38 -0700 | [diff] [blame] | 854 | #define PCI_SATA_REGS_MASK 0xF |
Christopher Ferris | 38062f9 | 2014-07-09 15:33:25 -0700 | [diff] [blame] | 855 | #define PCI_SATA_REGS_INLINE 0xF |
Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 856 | #define PCI_SATA_SIZEOF_SHORT 8 |
Christopher Ferris | 915bf81 | 2015-09-02 17:23:31 -0700 | [diff] [blame] | 857 | #define PCI_SATA_SIZEOF_LONG 16 |
Christopher Ferris | 934ec94 | 2018-01-31 15:29:16 -0800 | [diff] [blame] | 858 | #define PCI_REBAR_CAP 4 |
| 859 | #define PCI_REBAR_CAP_SIZES 0x00FFFFF0 |
Christopher Ferris | 106b3a8 | 2016-08-24 12:15:38 -0700 | [diff] [blame] | 860 | #define PCI_REBAR_CTRL 8 |
Christopher Ferris | 934ec94 | 2018-01-31 15:29:16 -0800 | [diff] [blame] | 861 | #define PCI_REBAR_CTRL_BAR_IDX 0x00000007 |
| 862 | #define PCI_REBAR_CTRL_NBAR_MASK 0x000000E0 |
Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 863 | #define PCI_REBAR_CTRL_NBAR_SHIFT 5 |
Christopher Ferris | 934ec94 | 2018-01-31 15:29:16 -0800 | [diff] [blame] | 864 | #define PCI_REBAR_CTRL_BAR_SIZE 0x00001F00 |
Christopher Ferris | 9ce2884 | 2018-10-25 12:11:39 -0700 | [diff] [blame] | 865 | #define PCI_REBAR_CTRL_BAR_SHIFT 8 |
Christopher Ferris | 915bf81 | 2015-09-02 17:23:31 -0700 | [diff] [blame] | 866 | #define PCI_DPA_CAP 4 |
Christopher Ferris | 106b3a8 | 2016-08-24 12:15:38 -0700 | [diff] [blame] | 867 | #define PCI_DPA_CAP_SUBSTATE_MASK 0x1F |
Christopher Ferris | 38062f9 | 2014-07-09 15:33:25 -0700 | [diff] [blame] | 868 | #define PCI_DPA_BASE_SIZEOF 16 |
Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 869 | #define PCI_TPH_CAP 4 |
Christopher Ferris | 915bf81 | 2015-09-02 17:23:31 -0700 | [diff] [blame] | 870 | #define PCI_TPH_CAP_LOC_MASK 0x600 |
Christopher Ferris | 106b3a8 | 2016-08-24 12:15:38 -0700 | [diff] [blame] | 871 | #define PCI_TPH_LOC_NONE 0x000 |
Christopher Ferris | 38062f9 | 2014-07-09 15:33:25 -0700 | [diff] [blame] | 872 | #define PCI_TPH_LOC_CAP 0x200 |
Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 873 | #define PCI_TPH_LOC_MSIX 0x400 |
Christopher Ferris | 915bf81 | 2015-09-02 17:23:31 -0700 | [diff] [blame] | 874 | #define PCI_TPH_CAP_ST_MASK 0x07FF0000 |
Christopher Ferris | 106b3a8 | 2016-08-24 12:15:38 -0700 | [diff] [blame] | 875 | #define PCI_TPH_CAP_ST_SHIFT 16 |
Christopher Ferris | 1ed5534 | 2022-03-22 16:06:25 -0700 | [diff] [blame] | 876 | #define PCI_TPH_BASE_SIZEOF 0xc |
| 877 | #define PCI_EXP_DPC_CAP 0x04 |
Christopher Ferris | 76a1d45 | 2018-06-27 14:12:29 -0700 | [diff] [blame] | 878 | #define PCI_EXP_DPC_IRQ 0x001F |
| 879 | #define PCI_EXP_DPC_CAP_RP_EXT 0x0020 |
| 880 | #define PCI_EXP_DPC_CAP_POISONED_TLP 0x0040 |
| 881 | #define PCI_EXP_DPC_CAP_SW_TRIGGER 0x0080 |
| 882 | #define PCI_EXP_DPC_RP_PIO_LOG_SIZE 0x0F00 |
Christopher Ferris | 106b3a8 | 2016-08-24 12:15:38 -0700 | [diff] [blame] | 883 | #define PCI_EXP_DPC_CAP_DL_ACTIVE 0x1000 |
Christopher Ferris | 1ed5534 | 2022-03-22 16:06:25 -0700 | [diff] [blame] | 884 | #define PCI_EXP_DPC_CTL 0x06 |
Christopher Ferris | 9ce2884 | 2018-10-25 12:11:39 -0700 | [diff] [blame] | 885 | #define PCI_EXP_DPC_CTL_EN_FATAL 0x0001 |
Christopher Ferris | 76a1d45 | 2018-06-27 14:12:29 -0700 | [diff] [blame] | 886 | #define PCI_EXP_DPC_CTL_EN_NONFATAL 0x0002 |
| 887 | #define PCI_EXP_DPC_CTL_INT_EN 0x0008 |
Christopher Ferris | 1ed5534 | 2022-03-22 16:06:25 -0700 | [diff] [blame] | 888 | #define PCI_EXP_DPC_STATUS 0x08 |
Christopher Ferris | 76a1d45 | 2018-06-27 14:12:29 -0700 | [diff] [blame] | 889 | #define PCI_EXP_DPC_STATUS_TRIGGER 0x0001 |
| 890 | #define PCI_EXP_DPC_STATUS_TRIGGER_RSN 0x0006 |
| 891 | #define PCI_EXP_DPC_STATUS_INTERRUPT 0x0008 |
| 892 | #define PCI_EXP_DPC_RP_BUSY 0x0010 |
| 893 | #define PCI_EXP_DPC_STATUS_TRIGGER_RSN_EXT 0x0060 |
Christopher Ferris | 1ed5534 | 2022-03-22 16:06:25 -0700 | [diff] [blame] | 894 | #define PCI_EXP_DPC_SOURCE_ID 0x0A |
Christopher Ferris | 1308ad3 | 2017-11-14 17:32:13 -0800 | [diff] [blame] | 895 | #define PCI_EXP_DPC_RP_PIO_STATUS 0x0C |
| 896 | #define PCI_EXP_DPC_RP_PIO_MASK 0x10 |
| 897 | #define PCI_EXP_DPC_RP_PIO_SEVERITY 0x14 |
| 898 | #define PCI_EXP_DPC_RP_PIO_SYSERROR 0x18 |
| 899 | #define PCI_EXP_DPC_RP_PIO_EXCEPTION 0x1C |
| 900 | #define PCI_EXP_DPC_RP_PIO_HEADER_LOG 0x20 |
| 901 | #define PCI_EXP_DPC_RP_PIO_IMPSPEC_LOG 0x30 |
| 902 | #define PCI_EXP_DPC_RP_PIO_TLPPREFIX_LOG 0x34 |
Christopher Ferris | 6a9755d | 2017-01-13 14:09:31 -0800 | [diff] [blame] | 903 | #define PCI_PTM_CAP 0x04 |
| 904 | #define PCI_PTM_CAP_REQ 0x00000001 |
Christopher Ferris | 6a9755d | 2017-01-13 14:09:31 -0800 | [diff] [blame] | 905 | #define PCI_PTM_CAP_ROOT 0x00000004 |
| 906 | #define PCI_PTM_GRANULARITY_MASK 0x0000FF00 |
| 907 | #define PCI_PTM_CTRL 0x08 |
| 908 | #define PCI_PTM_CTRL_ENABLE 0x00000001 |
Christopher Ferris | 6a9755d | 2017-01-13 14:09:31 -0800 | [diff] [blame] | 909 | #define PCI_PTM_CTRL_ROOT 0x00000002 |
Christopher Ferris | 934ec94 | 2018-01-31 15:29:16 -0800 | [diff] [blame] | 910 | #define PCI_L1SS_CAP 0x04 |
| 911 | #define PCI_L1SS_CAP_PCIPM_L1_2 0x00000001 |
| 912 | #define PCI_L1SS_CAP_PCIPM_L1_1 0x00000002 |
| 913 | #define PCI_L1SS_CAP_ASPM_L1_2 0x00000004 |
| 914 | #define PCI_L1SS_CAP_ASPM_L1_1 0x00000008 |
| 915 | #define PCI_L1SS_CAP_L1_PM_SS 0x00000010 |
| 916 | #define PCI_L1SS_CAP_CM_RESTORE_TIME 0x0000ff00 |
| 917 | #define PCI_L1SS_CAP_P_PWR_ON_SCALE 0x00030000 |
| 918 | #define PCI_L1SS_CAP_P_PWR_ON_VALUE 0x00f80000 |
| 919 | #define PCI_L1SS_CTL1 0x08 |
| 920 | #define PCI_L1SS_CTL1_PCIPM_L1_2 0x00000001 |
| 921 | #define PCI_L1SS_CTL1_PCIPM_L1_1 0x00000002 |
| 922 | #define PCI_L1SS_CTL1_ASPM_L1_2 0x00000004 |
| 923 | #define PCI_L1SS_CTL1_ASPM_L1_1 0x00000008 |
Christopher Ferris | 32ff3f8 | 2020-12-14 13:10:04 -0800 | [diff] [blame] | 924 | #define PCI_L1SS_CTL1_L1_2_MASK 0x00000005 |
Christopher Ferris | 934ec94 | 2018-01-31 15:29:16 -0800 | [diff] [blame] | 925 | #define PCI_L1SS_CTL1_L1SS_MASK 0x0000000f |
| 926 | #define PCI_L1SS_CTL1_CM_RESTORE_TIME 0x0000ff00 |
| 927 | #define PCI_L1SS_CTL1_LTR_L12_TH_VALUE 0x03ff0000 |
| 928 | #define PCI_L1SS_CTL1_LTR_L12_TH_SCALE 0xe0000000 |
| 929 | #define PCI_L1SS_CTL2 0x0c |
Christopher Ferris | 05667cd | 2021-02-16 16:01:34 -0800 | [diff] [blame] | 930 | #define PCI_DVSEC_HEADER1 0x4 |
Christopher Ferris | 1ed5534 | 2022-03-22 16:06:25 -0700 | [diff] [blame] | 931 | #define PCI_DVSEC_HEADER1_VID(x) ((x) & 0xffff) |
| 932 | #define PCI_DVSEC_HEADER1_REV(x) (((x) >> 16) & 0xf) |
| 933 | #define PCI_DVSEC_HEADER1_LEN(x) (((x) >> 20) & 0xfff) |
Christopher Ferris | 05667cd | 2021-02-16 16:01:34 -0800 | [diff] [blame] | 934 | #define PCI_DVSEC_HEADER2 0x8 |
Christopher Ferris | 1ed5534 | 2022-03-22 16:06:25 -0700 | [diff] [blame] | 935 | #define PCI_DVSEC_HEADER2_ID(x) ((x) & 0xffff) |
Christopher Ferris | 9584fa4 | 2019-12-09 15:36:13 -0800 | [diff] [blame] | 936 | #define PCI_DLF_CAP 0x04 |
| 937 | #define PCI_DLF_EXCHANGE_ENABLE 0x80000000 |
| 938 | #define PCI_PL_16GT_LE_CTRL 0x20 |
| 939 | #define PCI_PL_16GT_LE_CTRL_DSP_TX_PRESET_MASK 0x0000000F |
| 940 | #define PCI_PL_16GT_LE_CTRL_USP_TX_PRESET_MASK 0x000000F0 |
| 941 | #define PCI_PL_16GT_LE_CTRL_USP_TX_PRESET_SHIFT 4 |
Christopher Ferris | 7447a1c | 2022-10-04 18:24:44 -0700 | [diff] [blame^] | 942 | #define PCI_DOE_CAP 0x04 |
| 943 | #define PCI_DOE_CAP_INT_SUP 0x00000001 |
| 944 | #define PCI_DOE_CAP_INT_MSG_NUM 0x00000ffe |
| 945 | #define PCI_DOE_CTRL 0x08 |
| 946 | #define PCI_DOE_CTRL_ABORT 0x00000001 |
| 947 | #define PCI_DOE_CTRL_INT_EN 0x00000002 |
| 948 | #define PCI_DOE_CTRL_GO 0x80000000 |
| 949 | #define PCI_DOE_STATUS 0x0c |
| 950 | #define PCI_DOE_STATUS_BUSY 0x00000001 |
| 951 | #define PCI_DOE_STATUS_INT_STATUS 0x00000002 |
| 952 | #define PCI_DOE_STATUS_ERROR 0x00000004 |
| 953 | #define PCI_DOE_STATUS_DATA_OBJECT_READY 0x80000000 |
| 954 | #define PCI_DOE_WRITE 0x10 |
| 955 | #define PCI_DOE_READ 0x14 |
| 956 | #define PCI_DOE_DATA_OBJECT_HEADER_1_VID 0x0000ffff |
| 957 | #define PCI_DOE_DATA_OBJECT_HEADER_1_TYPE 0x00ff0000 |
| 958 | #define PCI_DOE_DATA_OBJECT_HEADER_2_LENGTH 0x0003ffff |
| 959 | #define PCI_DOE_DATA_OBJECT_DISC_REQ_3_INDEX 0x000000ff |
| 960 | #define PCI_DOE_DATA_OBJECT_DISC_RSP_3_VID 0x0000ffff |
| 961 | #define PCI_DOE_DATA_OBJECT_DISC_RSP_3_PROTOCOL 0x00ff0000 |
| 962 | #define PCI_DOE_DATA_OBJECT_DISC_RSP_3_NEXT_INDEX 0xff000000 |
Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 963 | #endif |