blob: bd4d98fe14999a89cba29879d70f966cae02d18b [file] [log] [blame]
Ben Cheng655a7c02013-10-16 16:09:24 -07001/****************************************************************************
2 ****************************************************************************
3 ***
4 *** This header was automatically generated from a Linux kernel header
5 *** of the same name, to make information necessary for userspace to
6 *** call into the kernel available to libc. It contains only constants,
7 *** structures, and macros generated from the original header, and thus,
8 *** contains no copyrightable information.
9 ***
10 *** To edit the content of this header, modify the corresponding
11 *** source file (e.g. under external/kernel-headers/original/) then
12 *** run bionic/libc/kernel/tools/update_all.py
13 ***
14 *** Any manual change here will be lost the next time this script will
15 *** be run. You've been warned!
16 ***
17 ****************************************************************************
18 ****************************************************************************/
19#ifndef LINUX_PCI_REGS_H
20#define LINUX_PCI_REGS_H
Christopher Ferris48af7cb2017-02-21 12:35:09 -080021#define PCI_CFG_SPACE_SIZE 256
22#define PCI_CFG_SPACE_EXP_SIZE 4096
Ben Cheng655a7c02013-10-16 16:09:24 -070023#define PCI_STD_HEADER_SIZEOF 64
24#define PCI_VENDOR_ID 0x00
Ben Cheng655a7c02013-10-16 16:09:24 -070025#define PCI_DEVICE_ID 0x02
26#define PCI_COMMAND 0x04
27#define PCI_COMMAND_IO 0x1
28#define PCI_COMMAND_MEMORY 0x2
Ben Cheng655a7c02013-10-16 16:09:24 -070029#define PCI_COMMAND_MASTER 0x4
30#define PCI_COMMAND_SPECIAL 0x8
31#define PCI_COMMAND_INVALIDATE 0x10
32#define PCI_COMMAND_VGA_PALETTE 0x20
Ben Cheng655a7c02013-10-16 16:09:24 -070033#define PCI_COMMAND_PARITY 0x40
34#define PCI_COMMAND_WAIT 0x80
35#define PCI_COMMAND_SERR 0x100
36#define PCI_COMMAND_FAST_BACK 0x200
Ben Cheng655a7c02013-10-16 16:09:24 -070037#define PCI_COMMAND_INTX_DISABLE 0x400
38#define PCI_STATUS 0x06
Christopher Ferris86a48372019-01-10 14:14:59 -080039#define PCI_STATUS_IMM_READY 0x01
Ben Cheng655a7c02013-10-16 16:09:24 -070040#define PCI_STATUS_INTERRUPT 0x08
41#define PCI_STATUS_CAP_LIST 0x10
Ben Cheng655a7c02013-10-16 16:09:24 -070042#define PCI_STATUS_66MHZ 0x20
43#define PCI_STATUS_UDF 0x40
44#define PCI_STATUS_FAST_BACK 0x80
45#define PCI_STATUS_PARITY 0x100
Ben Cheng655a7c02013-10-16 16:09:24 -070046#define PCI_STATUS_DEVSEL_MASK 0x600
47#define PCI_STATUS_DEVSEL_FAST 0x000
48#define PCI_STATUS_DEVSEL_MEDIUM 0x200
49#define PCI_STATUS_DEVSEL_SLOW 0x400
Ben Cheng655a7c02013-10-16 16:09:24 -070050#define PCI_STATUS_SIG_TARGET_ABORT 0x800
51#define PCI_STATUS_REC_TARGET_ABORT 0x1000
52#define PCI_STATUS_REC_MASTER_ABORT 0x2000
53#define PCI_STATUS_SIG_SYSTEM_ERROR 0x4000
Ben Cheng655a7c02013-10-16 16:09:24 -070054#define PCI_STATUS_DETECTED_PARITY 0x8000
55#define PCI_CLASS_REVISION 0x08
56#define PCI_REVISION_ID 0x08
57#define PCI_CLASS_PROG 0x09
Ben Cheng655a7c02013-10-16 16:09:24 -070058#define PCI_CLASS_DEVICE 0x0a
59#define PCI_CACHE_LINE_SIZE 0x0c
60#define PCI_LATENCY_TIMER 0x0d
61#define PCI_HEADER_TYPE 0x0e
Ben Cheng655a7c02013-10-16 16:09:24 -070062#define PCI_HEADER_TYPE_NORMAL 0
63#define PCI_HEADER_TYPE_BRIDGE 1
64#define PCI_HEADER_TYPE_CARDBUS 2
65#define PCI_BIST 0x0f
Ben Cheng655a7c02013-10-16 16:09:24 -070066#define PCI_BIST_CODE_MASK 0x0f
67#define PCI_BIST_START 0x40
68#define PCI_BIST_CAPABLE 0x80
69#define PCI_BASE_ADDRESS_0 0x10
Ben Cheng655a7c02013-10-16 16:09:24 -070070#define PCI_BASE_ADDRESS_1 0x14
71#define PCI_BASE_ADDRESS_2 0x18
72#define PCI_BASE_ADDRESS_3 0x1c
73#define PCI_BASE_ADDRESS_4 0x20
Ben Cheng655a7c02013-10-16 16:09:24 -070074#define PCI_BASE_ADDRESS_5 0x24
75#define PCI_BASE_ADDRESS_SPACE 0x01
76#define PCI_BASE_ADDRESS_SPACE_IO 0x01
77#define PCI_BASE_ADDRESS_SPACE_MEMORY 0x00
Ben Cheng655a7c02013-10-16 16:09:24 -070078#define PCI_BASE_ADDRESS_MEM_TYPE_MASK 0x06
79#define PCI_BASE_ADDRESS_MEM_TYPE_32 0x00
80#define PCI_BASE_ADDRESS_MEM_TYPE_1M 0x02
81#define PCI_BASE_ADDRESS_MEM_TYPE_64 0x04
Ben Cheng655a7c02013-10-16 16:09:24 -070082#define PCI_BASE_ADDRESS_MEM_PREFETCH 0x08
83#define PCI_BASE_ADDRESS_MEM_MASK (~0x0fUL)
84#define PCI_BASE_ADDRESS_IO_MASK (~0x03UL)
85#define PCI_CARDBUS_CIS 0x28
Ben Cheng655a7c02013-10-16 16:09:24 -070086#define PCI_SUBSYSTEM_VENDOR_ID 0x2c
87#define PCI_SUBSYSTEM_ID 0x2e
88#define PCI_ROM_ADDRESS 0x30
89#define PCI_ROM_ADDRESS_ENABLE 0x01
Christopher Ferris525ce912017-07-26 13:12:53 -070090#define PCI_ROM_ADDRESS_MASK (~0x7ffU)
Ben Cheng655a7c02013-10-16 16:09:24 -070091#define PCI_CAPABILITY_LIST 0x34
92#define PCI_INTERRUPT_LINE 0x3c
93#define PCI_INTERRUPT_PIN 0x3d
Ben Cheng655a7c02013-10-16 16:09:24 -070094#define PCI_MIN_GNT 0x3e
95#define PCI_MAX_LAT 0x3f
96#define PCI_PRIMARY_BUS 0x18
97#define PCI_SECONDARY_BUS 0x19
Ben Cheng655a7c02013-10-16 16:09:24 -070098#define PCI_SUBORDINATE_BUS 0x1a
99#define PCI_SEC_LATENCY_TIMER 0x1b
100#define PCI_IO_BASE 0x1c
101#define PCI_IO_LIMIT 0x1d
Ben Cheng655a7c02013-10-16 16:09:24 -0700102#define PCI_IO_RANGE_TYPE_MASK 0x0fUL
103#define PCI_IO_RANGE_TYPE_16 0x00
104#define PCI_IO_RANGE_TYPE_32 0x01
105#define PCI_IO_RANGE_MASK (~0x0fUL)
Ben Cheng655a7c02013-10-16 16:09:24 -0700106#define PCI_IO_1K_RANGE_MASK (~0x03UL)
107#define PCI_SEC_STATUS 0x1e
108#define PCI_MEMORY_BASE 0x20
109#define PCI_MEMORY_LIMIT 0x22
Ben Cheng655a7c02013-10-16 16:09:24 -0700110#define PCI_MEMORY_RANGE_TYPE_MASK 0x0fUL
111#define PCI_MEMORY_RANGE_MASK (~0x0fUL)
112#define PCI_PREF_MEMORY_BASE 0x24
113#define PCI_PREF_MEMORY_LIMIT 0x26
Ben Cheng655a7c02013-10-16 16:09:24 -0700114#define PCI_PREF_RANGE_TYPE_MASK 0x0fUL
115#define PCI_PREF_RANGE_TYPE_32 0x00
116#define PCI_PREF_RANGE_TYPE_64 0x01
117#define PCI_PREF_RANGE_MASK (~0x0fUL)
Ben Cheng655a7c02013-10-16 16:09:24 -0700118#define PCI_PREF_BASE_UPPER32 0x28
119#define PCI_PREF_LIMIT_UPPER32 0x2c
120#define PCI_IO_BASE_UPPER16 0x30
121#define PCI_IO_LIMIT_UPPER16 0x32
Ben Cheng655a7c02013-10-16 16:09:24 -0700122#define PCI_ROM_ADDRESS1 0x38
123#define PCI_BRIDGE_CONTROL 0x3e
124#define PCI_BRIDGE_CTL_PARITY 0x01
125#define PCI_BRIDGE_CTL_SERR 0x02
Ben Cheng655a7c02013-10-16 16:09:24 -0700126#define PCI_BRIDGE_CTL_ISA 0x04
127#define PCI_BRIDGE_CTL_VGA 0x08
128#define PCI_BRIDGE_CTL_MASTER_ABORT 0x20
129#define PCI_BRIDGE_CTL_BUS_RESET 0x40
Ben Cheng655a7c02013-10-16 16:09:24 -0700130#define PCI_BRIDGE_CTL_FAST_BACK 0x80
131#define PCI_CB_CAPABILITY_LIST 0x14
132#define PCI_CB_SEC_STATUS 0x16
133#define PCI_CB_PRIMARY_BUS 0x18
Ben Cheng655a7c02013-10-16 16:09:24 -0700134#define PCI_CB_CARD_BUS 0x19
135#define PCI_CB_SUBORDINATE_BUS 0x1a
136#define PCI_CB_LATENCY_TIMER 0x1b
137#define PCI_CB_MEMORY_BASE_0 0x1c
Ben Cheng655a7c02013-10-16 16:09:24 -0700138#define PCI_CB_MEMORY_LIMIT_0 0x20
139#define PCI_CB_MEMORY_BASE_1 0x24
140#define PCI_CB_MEMORY_LIMIT_1 0x28
141#define PCI_CB_IO_BASE_0 0x2c
Ben Cheng655a7c02013-10-16 16:09:24 -0700142#define PCI_CB_IO_BASE_0_HI 0x2e
143#define PCI_CB_IO_LIMIT_0 0x30
144#define PCI_CB_IO_LIMIT_0_HI 0x32
145#define PCI_CB_IO_BASE_1 0x34
Ben Cheng655a7c02013-10-16 16:09:24 -0700146#define PCI_CB_IO_BASE_1_HI 0x36
147#define PCI_CB_IO_LIMIT_1 0x38
148#define PCI_CB_IO_LIMIT_1_HI 0x3a
149#define PCI_CB_IO_RANGE_MASK (~0x03UL)
Ben Cheng655a7c02013-10-16 16:09:24 -0700150#define PCI_CB_BRIDGE_CONTROL 0x3e
151#define PCI_CB_BRIDGE_CTL_PARITY 0x01
152#define PCI_CB_BRIDGE_CTL_SERR 0x02
153#define PCI_CB_BRIDGE_CTL_ISA 0x04
Ben Cheng655a7c02013-10-16 16:09:24 -0700154#define PCI_CB_BRIDGE_CTL_VGA 0x08
155#define PCI_CB_BRIDGE_CTL_MASTER_ABORT 0x20
156#define PCI_CB_BRIDGE_CTL_CB_RESET 0x40
157#define PCI_CB_BRIDGE_CTL_16BIT_INT 0x80
Ben Cheng655a7c02013-10-16 16:09:24 -0700158#define PCI_CB_BRIDGE_CTL_PREFETCH_MEM0 0x100
159#define PCI_CB_BRIDGE_CTL_PREFETCH_MEM1 0x200
160#define PCI_CB_BRIDGE_CTL_POST_WRITES 0x400
161#define PCI_CB_SUBSYSTEM_VENDOR_ID 0x40
Ben Cheng655a7c02013-10-16 16:09:24 -0700162#define PCI_CB_SUBSYSTEM_ID 0x42
163#define PCI_CB_LEGACY_MODE_BASE 0x44
164#define PCI_CAP_LIST_ID 0
165#define PCI_CAP_ID_PM 0x01
Ben Cheng655a7c02013-10-16 16:09:24 -0700166#define PCI_CAP_ID_AGP 0x02
167#define PCI_CAP_ID_VPD 0x03
168#define PCI_CAP_ID_SLOTID 0x04
169#define PCI_CAP_ID_MSI 0x05
Ben Cheng655a7c02013-10-16 16:09:24 -0700170#define PCI_CAP_ID_CHSWP 0x06
171#define PCI_CAP_ID_PCIX 0x07
172#define PCI_CAP_ID_HT 0x08
173#define PCI_CAP_ID_VNDR 0x09
Ben Cheng655a7c02013-10-16 16:09:24 -0700174#define PCI_CAP_ID_DBG 0x0A
175#define PCI_CAP_ID_CCRC 0x0B
176#define PCI_CAP_ID_SHPC 0x0C
177#define PCI_CAP_ID_SSVID 0x0D
Ben Cheng655a7c02013-10-16 16:09:24 -0700178#define PCI_CAP_ID_AGP3 0x0E
179#define PCI_CAP_ID_SECDEV 0x0F
180#define PCI_CAP_ID_EXP 0x10
181#define PCI_CAP_ID_MSIX 0x11
Ben Cheng655a7c02013-10-16 16:09:24 -0700182#define PCI_CAP_ID_SATA 0x12
183#define PCI_CAP_ID_AF 0x13
Christopher Ferris05d08e92016-02-04 13:16:38 -0800184#define PCI_CAP_ID_EA 0x14
185#define PCI_CAP_ID_MAX PCI_CAP_ID_EA
Christopher Ferris05d08e92016-02-04 13:16:38 -0800186#define PCI_CAP_LIST_NEXT 1
Ben Cheng655a7c02013-10-16 16:09:24 -0700187#define PCI_CAP_FLAGS 2
188#define PCI_CAP_SIZEOF 4
189#define PCI_PM_PMC 2
Christopher Ferris05d08e92016-02-04 13:16:38 -0800190#define PCI_PM_CAP_VER_MASK 0x0007
Ben Cheng655a7c02013-10-16 16:09:24 -0700191#define PCI_PM_CAP_PME_CLOCK 0x0008
192#define PCI_PM_CAP_RESERVED 0x0010
193#define PCI_PM_CAP_DSI 0x0020
Christopher Ferris05d08e92016-02-04 13:16:38 -0800194#define PCI_PM_CAP_AUX_POWER 0x01C0
Ben Cheng655a7c02013-10-16 16:09:24 -0700195#define PCI_PM_CAP_D1 0x0200
196#define PCI_PM_CAP_D2 0x0400
197#define PCI_PM_CAP_PME 0x0800
Christopher Ferris05d08e92016-02-04 13:16:38 -0800198#define PCI_PM_CAP_PME_MASK 0xF800
Ben Cheng655a7c02013-10-16 16:09:24 -0700199#define PCI_PM_CAP_PME_D0 0x0800
200#define PCI_PM_CAP_PME_D1 0x1000
201#define PCI_PM_CAP_PME_D2 0x2000
Christopher Ferris05d08e92016-02-04 13:16:38 -0800202#define PCI_PM_CAP_PME_D3 0x4000
Ben Cheng655a7c02013-10-16 16:09:24 -0700203#define PCI_PM_CAP_PME_D3cold 0x8000
204#define PCI_PM_CAP_PME_SHIFT 11
205#define PCI_PM_CTRL 4
Christopher Ferris05d08e92016-02-04 13:16:38 -0800206#define PCI_PM_CTRL_STATE_MASK 0x0003
Ben Cheng655a7c02013-10-16 16:09:24 -0700207#define PCI_PM_CTRL_NO_SOFT_RESET 0x0008
208#define PCI_PM_CTRL_PME_ENABLE 0x0100
209#define PCI_PM_CTRL_DATA_SEL_MASK 0x1e00
Christopher Ferris05d08e92016-02-04 13:16:38 -0800210#define PCI_PM_CTRL_DATA_SCALE_MASK 0x6000
Ben Cheng655a7c02013-10-16 16:09:24 -0700211#define PCI_PM_CTRL_PME_STATUS 0x8000
212#define PCI_PM_PPB_EXTENSIONS 6
213#define PCI_PM_PPB_B2_B3 0x40
Christopher Ferris05d08e92016-02-04 13:16:38 -0800214#define PCI_PM_BPCC_ENABLE 0x80
Ben Cheng655a7c02013-10-16 16:09:24 -0700215#define PCI_PM_DATA_REGISTER 7
216#define PCI_PM_SIZEOF 8
217#define PCI_AGP_VERSION 2
Christopher Ferris05d08e92016-02-04 13:16:38 -0800218#define PCI_AGP_RFU 3
Ben Cheng655a7c02013-10-16 16:09:24 -0700219#define PCI_AGP_STATUS 4
220#define PCI_AGP_STATUS_RQ_MASK 0xff000000
221#define PCI_AGP_STATUS_SBA 0x0200
Christopher Ferris05d08e92016-02-04 13:16:38 -0800222#define PCI_AGP_STATUS_64BIT 0x0020
Ben Cheng655a7c02013-10-16 16:09:24 -0700223#define PCI_AGP_STATUS_FW 0x0010
224#define PCI_AGP_STATUS_RATE4 0x0004
225#define PCI_AGP_STATUS_RATE2 0x0002
Christopher Ferris05d08e92016-02-04 13:16:38 -0800226#define PCI_AGP_STATUS_RATE1 0x0001
Ben Cheng655a7c02013-10-16 16:09:24 -0700227#define PCI_AGP_COMMAND 8
228#define PCI_AGP_COMMAND_RQ_MASK 0xff000000
229#define PCI_AGP_COMMAND_SBA 0x0200
Christopher Ferris05d08e92016-02-04 13:16:38 -0800230#define PCI_AGP_COMMAND_AGP 0x0100
Ben Cheng655a7c02013-10-16 16:09:24 -0700231#define PCI_AGP_COMMAND_64BIT 0x0020
232#define PCI_AGP_COMMAND_FW 0x0010
233#define PCI_AGP_COMMAND_RATE4 0x0004
Christopher Ferris05d08e92016-02-04 13:16:38 -0800234#define PCI_AGP_COMMAND_RATE2 0x0002
Ben Cheng655a7c02013-10-16 16:09:24 -0700235#define PCI_AGP_COMMAND_RATE1 0x0001
236#define PCI_AGP_SIZEOF 12
237#define PCI_VPD_ADDR 2
Christopher Ferris05d08e92016-02-04 13:16:38 -0800238#define PCI_VPD_ADDR_MASK 0x7fff
Ben Cheng655a7c02013-10-16 16:09:24 -0700239#define PCI_VPD_ADDR_F 0x8000
240#define PCI_VPD_DATA 4
241#define PCI_CAP_VPD_SIZEOF 8
Christopher Ferris05d08e92016-02-04 13:16:38 -0800242#define PCI_SID_ESR 2
Ben Cheng655a7c02013-10-16 16:09:24 -0700243#define PCI_SID_ESR_NSLOTS 0x1f
244#define PCI_SID_ESR_FIC 0x20
245#define PCI_SID_CHASSIS_NR 3
Christopher Ferris05d08e92016-02-04 13:16:38 -0800246#define PCI_MSI_FLAGS 2
Ben Cheng655a7c02013-10-16 16:09:24 -0700247#define PCI_MSI_FLAGS_ENABLE 0x0001
248#define PCI_MSI_FLAGS_QMASK 0x000e
249#define PCI_MSI_FLAGS_QSIZE 0x0070
Christopher Ferris05d08e92016-02-04 13:16:38 -0800250#define PCI_MSI_FLAGS_64BIT 0x0080
Ben Cheng655a7c02013-10-16 16:09:24 -0700251#define PCI_MSI_FLAGS_MASKBIT 0x0100
252#define PCI_MSI_RFU 3
253#define PCI_MSI_ADDRESS_LO 4
Christopher Ferris05d08e92016-02-04 13:16:38 -0800254#define PCI_MSI_ADDRESS_HI 8
Ben Cheng655a7c02013-10-16 16:09:24 -0700255#define PCI_MSI_DATA_32 8
256#define PCI_MSI_MASK_32 12
257#define PCI_MSI_PENDING_32 16
Christopher Ferris05d08e92016-02-04 13:16:38 -0800258#define PCI_MSI_DATA_64 12
Ben Cheng655a7c02013-10-16 16:09:24 -0700259#define PCI_MSI_MASK_64 16
260#define PCI_MSI_PENDING_64 20
261#define PCI_MSIX_FLAGS 2
Christopher Ferris05d08e92016-02-04 13:16:38 -0800262#define PCI_MSIX_FLAGS_QSIZE 0x07FF
Ben Cheng655a7c02013-10-16 16:09:24 -0700263#define PCI_MSIX_FLAGS_MASKALL 0x4000
264#define PCI_MSIX_FLAGS_ENABLE 0x8000
265#define PCI_MSIX_TABLE 4
Christopher Ferris05d08e92016-02-04 13:16:38 -0800266#define PCI_MSIX_TABLE_BIR 0x00000007
Ben Cheng655a7c02013-10-16 16:09:24 -0700267#define PCI_MSIX_TABLE_OFFSET 0xfffffff8
268#define PCI_MSIX_PBA 8
269#define PCI_MSIX_PBA_BIR 0x00000007
Christopher Ferris05d08e92016-02-04 13:16:38 -0800270#define PCI_MSIX_PBA_OFFSET 0xfffffff8
Christopher Ferris915bf812015-09-02 17:23:31 -0700271#define PCI_MSIX_FLAGS_BIRMASK PCI_MSIX_PBA_BIR
Ben Cheng655a7c02013-10-16 16:09:24 -0700272#define PCI_CAP_MSIX_SIZEOF 12
273#define PCI_MSIX_ENTRY_SIZE 16
Christopher Ferris05d08e92016-02-04 13:16:38 -0800274#define PCI_MSIX_ENTRY_LOWER_ADDR 0
Christopher Ferris915bf812015-09-02 17:23:31 -0700275#define PCI_MSIX_ENTRY_UPPER_ADDR 4
Ben Cheng655a7c02013-10-16 16:09:24 -0700276#define PCI_MSIX_ENTRY_DATA 8
277#define PCI_MSIX_ENTRY_VECTOR_CTRL 12
Christopher Ferrisaeddbcf2019-07-08 12:45:46 -0700278#define PCI_MSIX_ENTRY_CTRL_MASKBIT 0x00000001
Christopher Ferris915bf812015-09-02 17:23:31 -0700279#define PCI_CHSWP_CSR 2
Ben Cheng655a7c02013-10-16 16:09:24 -0700280#define PCI_CHSWP_DHA 0x01
281#define PCI_CHSWP_EIM 0x02
Christopher Ferris05d08e92016-02-04 13:16:38 -0800282#define PCI_CHSWP_PIE 0x04
Christopher Ferris915bf812015-09-02 17:23:31 -0700283#define PCI_CHSWP_LOO 0x08
Ben Cheng655a7c02013-10-16 16:09:24 -0700284#define PCI_CHSWP_PI 0x30
285#define PCI_CHSWP_EXT 0x40
Christopher Ferris05d08e92016-02-04 13:16:38 -0800286#define PCI_CHSWP_INS 0x80
Christopher Ferris915bf812015-09-02 17:23:31 -0700287#define PCI_AF_LENGTH 2
Ben Cheng655a7c02013-10-16 16:09:24 -0700288#define PCI_AF_CAP 3
289#define PCI_AF_CAP_TP 0x01
Christopher Ferris05d08e92016-02-04 13:16:38 -0800290#define PCI_AF_CAP_FLR 0x02
Christopher Ferris915bf812015-09-02 17:23:31 -0700291#define PCI_AF_CTRL 4
Ben Cheng655a7c02013-10-16 16:09:24 -0700292#define PCI_AF_CTRL_FLR 0x01
293#define PCI_AF_STATUS 5
Christopher Ferris05d08e92016-02-04 13:16:38 -0800294#define PCI_AF_STATUS_TP 0x01
Christopher Ferris915bf812015-09-02 17:23:31 -0700295#define PCI_CAP_AF_SIZEOF 6
Christopher Ferris05d08e92016-02-04 13:16:38 -0800296#define PCI_EA_NUM_ENT 2
297#define PCI_EA_NUM_ENT_MASK 0x3f
Christopher Ferris05d08e92016-02-04 13:16:38 -0800298#define PCI_EA_FIRST_ENT 4
299#define PCI_EA_FIRST_ENT_BRIDGE 8
300#define PCI_EA_ES 0x00000007
301#define PCI_EA_BEI 0x000000f0
Christopher Ferrisaeddbcf2019-07-08 12:45:46 -0700302#define PCI_EA_SEC_BUS_MASK 0xff
303#define PCI_EA_SUB_BUS_MASK 0xff00
304#define PCI_EA_SUB_BUS_SHIFT 8
Christopher Ferris05d08e92016-02-04 13:16:38 -0800305#define PCI_EA_BEI_BAR0 0
306#define PCI_EA_BEI_BAR5 5
307#define PCI_EA_BEI_BRIDGE 6
308#define PCI_EA_BEI_ENI 7
Christopher Ferris05d08e92016-02-04 13:16:38 -0800309#define PCI_EA_BEI_ROM 8
310#define PCI_EA_BEI_VF_BAR0 9
311#define PCI_EA_BEI_VF_BAR5 14
312#define PCI_EA_BEI_RESERVED 15
Christopher Ferris05d08e92016-02-04 13:16:38 -0800313#define PCI_EA_PP 0x0000ff00
314#define PCI_EA_SP 0x00ff0000
315#define PCI_EA_P_MEM 0x00
316#define PCI_EA_P_MEM_PREFETCH 0x01
Christopher Ferris05d08e92016-02-04 13:16:38 -0800317#define PCI_EA_P_IO 0x02
318#define PCI_EA_P_VF_MEM_PREFETCH 0x03
319#define PCI_EA_P_VF_MEM 0x04
320#define PCI_EA_P_BRIDGE_MEM 0x05
Christopher Ferris05d08e92016-02-04 13:16:38 -0800321#define PCI_EA_P_BRIDGE_MEM_PREFETCH 0x06
322#define PCI_EA_P_BRIDGE_IO 0x07
323#define PCI_EA_P_MEM_RESERVED 0xfd
324#define PCI_EA_P_IO_RESERVED 0xfe
Christopher Ferris05d08e92016-02-04 13:16:38 -0800325#define PCI_EA_P_UNAVAILABLE 0xff
326#define PCI_EA_WRITABLE 0x40000000
327#define PCI_EA_ENABLE 0x80000000
328#define PCI_EA_BASE 4
Christopher Ferris05d08e92016-02-04 13:16:38 -0800329#define PCI_EA_MAX_OFFSET 8
330#define PCI_EA_IS_64 0x00000002
331#define PCI_EA_FIELD_MASK 0xfffffffc
Ben Cheng655a7c02013-10-16 16:09:24 -0700332#define PCI_X_CMD 2
333#define PCI_X_CMD_DPERR_E 0x0001
334#define PCI_X_CMD_ERO 0x0002
Christopher Ferris915bf812015-09-02 17:23:31 -0700335#define PCI_X_CMD_READ_512 0x0000
Ben Cheng655a7c02013-10-16 16:09:24 -0700336#define PCI_X_CMD_READ_1K 0x0004
337#define PCI_X_CMD_READ_2K 0x0008
338#define PCI_X_CMD_READ_4K 0x000c
Christopher Ferris915bf812015-09-02 17:23:31 -0700339#define PCI_X_CMD_MAX_READ 0x000c
Ben Cheng655a7c02013-10-16 16:09:24 -0700340#define PCI_X_CMD_SPLIT_1 0x0000
341#define PCI_X_CMD_SPLIT_2 0x0010
342#define PCI_X_CMD_SPLIT_3 0x0020
Christopher Ferris915bf812015-09-02 17:23:31 -0700343#define PCI_X_CMD_SPLIT_4 0x0030
Ben Cheng655a7c02013-10-16 16:09:24 -0700344#define PCI_X_CMD_SPLIT_8 0x0040
345#define PCI_X_CMD_SPLIT_12 0x0050
346#define PCI_X_CMD_SPLIT_16 0x0060
Christopher Ferris915bf812015-09-02 17:23:31 -0700347#define PCI_X_CMD_SPLIT_32 0x0070
Ben Cheng655a7c02013-10-16 16:09:24 -0700348#define PCI_X_CMD_MAX_SPLIT 0x0070
349#define PCI_X_CMD_VERSION(x) (((x) >> 12) & 3)
350#define PCI_X_STATUS 4
Christopher Ferris915bf812015-09-02 17:23:31 -0700351#define PCI_X_STATUS_DEVFN 0x000000ff
Ben Cheng655a7c02013-10-16 16:09:24 -0700352#define PCI_X_STATUS_BUS 0x0000ff00
353#define PCI_X_STATUS_64BIT 0x00010000
354#define PCI_X_STATUS_133MHZ 0x00020000
Christopher Ferris915bf812015-09-02 17:23:31 -0700355#define PCI_X_STATUS_SPL_DISC 0x00040000
Ben Cheng655a7c02013-10-16 16:09:24 -0700356#define PCI_X_STATUS_UNX_SPL 0x00080000
357#define PCI_X_STATUS_COMPLEX 0x00100000
358#define PCI_X_STATUS_MAX_READ 0x00600000
Christopher Ferris915bf812015-09-02 17:23:31 -0700359#define PCI_X_STATUS_MAX_SPLIT 0x03800000
Ben Cheng655a7c02013-10-16 16:09:24 -0700360#define PCI_X_STATUS_MAX_CUM 0x1c000000
361#define PCI_X_STATUS_SPL_ERR 0x20000000
362#define PCI_X_STATUS_266MHZ 0x40000000
Christopher Ferris915bf812015-09-02 17:23:31 -0700363#define PCI_X_STATUS_533MHZ 0x80000000
Ben Cheng655a7c02013-10-16 16:09:24 -0700364#define PCI_X_ECC_CSR 8
365#define PCI_CAP_PCIX_SIZEOF_V0 8
366#define PCI_CAP_PCIX_SIZEOF_V1 24
Christopher Ferris915bf812015-09-02 17:23:31 -0700367#define PCI_CAP_PCIX_SIZEOF_V2 PCI_CAP_PCIX_SIZEOF_V1
Ben Cheng655a7c02013-10-16 16:09:24 -0700368#define PCI_X_BRIDGE_SSTATUS 2
369#define PCI_X_SSTATUS_64BIT 0x0001
370#define PCI_X_SSTATUS_133MHZ 0x0002
Christopher Ferris915bf812015-09-02 17:23:31 -0700371#define PCI_X_SSTATUS_FREQ 0x03c0
Ben Cheng655a7c02013-10-16 16:09:24 -0700372#define PCI_X_SSTATUS_VERS 0x3000
373#define PCI_X_SSTATUS_V1 0x1000
374#define PCI_X_SSTATUS_V2 0x2000
Christopher Ferris915bf812015-09-02 17:23:31 -0700375#define PCI_X_SSTATUS_266MHZ 0x4000
Ben Cheng655a7c02013-10-16 16:09:24 -0700376#define PCI_X_SSTATUS_533MHZ 0x8000
377#define PCI_X_BRIDGE_STATUS 4
378#define PCI_SSVID_VENDOR_ID 4
Christopher Ferris915bf812015-09-02 17:23:31 -0700379#define PCI_SSVID_DEVICE_ID 6
Ben Cheng655a7c02013-10-16 16:09:24 -0700380#define PCI_EXP_FLAGS 2
381#define PCI_EXP_FLAGS_VERS 0x000f
382#define PCI_EXP_FLAGS_TYPE 0x00f0
Christopher Ferris915bf812015-09-02 17:23:31 -0700383#define PCI_EXP_TYPE_ENDPOINT 0x0
Ben Cheng655a7c02013-10-16 16:09:24 -0700384#define PCI_EXP_TYPE_LEG_END 0x1
385#define PCI_EXP_TYPE_ROOT_PORT 0x4
386#define PCI_EXP_TYPE_UPSTREAM 0x5
Christopher Ferris915bf812015-09-02 17:23:31 -0700387#define PCI_EXP_TYPE_DOWNSTREAM 0x6
Ben Cheng655a7c02013-10-16 16:09:24 -0700388#define PCI_EXP_TYPE_PCI_BRIDGE 0x7
389#define PCI_EXP_TYPE_PCIE_BRIDGE 0x8
390#define PCI_EXP_TYPE_RC_END 0x9
Christopher Ferris915bf812015-09-02 17:23:31 -0700391#define PCI_EXP_TYPE_RC_EC 0xa
Ben Cheng655a7c02013-10-16 16:09:24 -0700392#define PCI_EXP_FLAGS_SLOT 0x0100
393#define PCI_EXP_FLAGS_IRQ 0x3e00
394#define PCI_EXP_DEVCAP 4
Christopher Ferris915bf812015-09-02 17:23:31 -0700395#define PCI_EXP_DEVCAP_PAYLOAD 0x00000007
Christopher Ferris38062f92014-07-09 15:33:25 -0700396#define PCI_EXP_DEVCAP_PHANTOM 0x00000018
397#define PCI_EXP_DEVCAP_EXT_TAG 0x00000020
398#define PCI_EXP_DEVCAP_L0S 0x000001c0
Christopher Ferris915bf812015-09-02 17:23:31 -0700399#define PCI_EXP_DEVCAP_L1 0x00000e00
Christopher Ferris38062f92014-07-09 15:33:25 -0700400#define PCI_EXP_DEVCAP_ATN_BUT 0x00001000
401#define PCI_EXP_DEVCAP_ATN_IND 0x00002000
402#define PCI_EXP_DEVCAP_PWR_IND 0x00004000
Christopher Ferris915bf812015-09-02 17:23:31 -0700403#define PCI_EXP_DEVCAP_RBER 0x00008000
Christopher Ferris38062f92014-07-09 15:33:25 -0700404#define PCI_EXP_DEVCAP_PWR_VAL 0x03fc0000
405#define PCI_EXP_DEVCAP_PWR_SCL 0x0c000000
Ben Cheng655a7c02013-10-16 16:09:24 -0700406#define PCI_EXP_DEVCAP_FLR 0x10000000
Christopher Ferris915bf812015-09-02 17:23:31 -0700407#define PCI_EXP_DEVCTL 8
Ben Cheng655a7c02013-10-16 16:09:24 -0700408#define PCI_EXP_DEVCTL_CERE 0x0001
409#define PCI_EXP_DEVCTL_NFERE 0x0002
410#define PCI_EXP_DEVCTL_FERE 0x0004
Christopher Ferris915bf812015-09-02 17:23:31 -0700411#define PCI_EXP_DEVCTL_URRE 0x0008
Ben Cheng655a7c02013-10-16 16:09:24 -0700412#define PCI_EXP_DEVCTL_RELAX_EN 0x0010
413#define PCI_EXP_DEVCTL_PAYLOAD 0x00e0
414#define PCI_EXP_DEVCTL_EXT_TAG 0x0100
Christopher Ferris915bf812015-09-02 17:23:31 -0700415#define PCI_EXP_DEVCTL_PHANTOM 0x0200
Ben Cheng655a7c02013-10-16 16:09:24 -0700416#define PCI_EXP_DEVCTL_AUX_PME 0x0400
417#define PCI_EXP_DEVCTL_NOSNOOP_EN 0x0800
418#define PCI_EXP_DEVCTL_READRQ 0x7000
Christopher Ferris05d08e92016-02-04 13:16:38 -0800419#define PCI_EXP_DEVCTL_READRQ_128B 0x0000
420#define PCI_EXP_DEVCTL_READRQ_256B 0x1000
Christopher Ferris05d08e92016-02-04 13:16:38 -0800421#define PCI_EXP_DEVCTL_READRQ_512B 0x2000
422#define PCI_EXP_DEVCTL_READRQ_1024B 0x3000
Christopher Ferris9ce28842018-10-25 12:11:39 -0700423#define PCI_EXP_DEVCTL_READRQ_2048B 0x4000
424#define PCI_EXP_DEVCTL_READRQ_4096B 0x5000
Christopher Ferris915bf812015-09-02 17:23:31 -0700425#define PCI_EXP_DEVCTL_BCR_FLR 0x8000
Ben Cheng655a7c02013-10-16 16:09:24 -0700426#define PCI_EXP_DEVSTA 10
Christopher Ferris38062f92014-07-09 15:33:25 -0700427#define PCI_EXP_DEVSTA_CED 0x0001
428#define PCI_EXP_DEVSTA_NFED 0x0002
Christopher Ferris915bf812015-09-02 17:23:31 -0700429#define PCI_EXP_DEVSTA_FED 0x0004
Christopher Ferris38062f92014-07-09 15:33:25 -0700430#define PCI_EXP_DEVSTA_URD 0x0008
431#define PCI_EXP_DEVSTA_AUXPD 0x0010
432#define PCI_EXP_DEVSTA_TRPND 0x0020
Christopher Ferris1308ad32017-11-14 17:32:13 -0800433#define PCI_CAP_EXP_RC_ENDPOINT_SIZEOF_V1 12
Christopher Ferris915bf812015-09-02 17:23:31 -0700434#define PCI_EXP_LNKCAP 12
Christopher Ferris38062f92014-07-09 15:33:25 -0700435#define PCI_EXP_LNKCAP_SLS 0x0000000f
436#define PCI_EXP_LNKCAP_SLS_2_5GB 0x00000001
437#define PCI_EXP_LNKCAP_SLS_5_0GB 0x00000002
Christopher Ferris1308ad32017-11-14 17:32:13 -0800438#define PCI_EXP_LNKCAP_SLS_8_0GB 0x00000003
Christopher Ferris76a1d452018-06-27 14:12:29 -0700439#define PCI_EXP_LNKCAP_SLS_16_0GB 0x00000004
Christopher Ferrisb8a95e22019-10-02 18:29:20 -0700440#define PCI_EXP_LNKCAP_SLS_32_0GB 0x00000005
Christopher Ferris915bf812015-09-02 17:23:31 -0700441#define PCI_EXP_LNKCAP_MLW 0x000003f0
Ben Cheng655a7c02013-10-16 16:09:24 -0700442#define PCI_EXP_LNKCAP_ASPMS 0x00000c00
443#define PCI_EXP_LNKCAP_L0SEL 0x00007000
444#define PCI_EXP_LNKCAP_L1EL 0x00038000
Christopher Ferris915bf812015-09-02 17:23:31 -0700445#define PCI_EXP_LNKCAP_CLKPM 0x00040000
Ben Cheng655a7c02013-10-16 16:09:24 -0700446#define PCI_EXP_LNKCAP_SDERC 0x00080000
447#define PCI_EXP_LNKCAP_DLLLARC 0x00100000
448#define PCI_EXP_LNKCAP_LBNC 0x00200000
Christopher Ferris915bf812015-09-02 17:23:31 -0700449#define PCI_EXP_LNKCAP_PN 0xff000000
Ben Cheng655a7c02013-10-16 16:09:24 -0700450#define PCI_EXP_LNKCTL 16
451#define PCI_EXP_LNKCTL_ASPMC 0x0003
Christopher Ferris38062f92014-07-09 15:33:25 -0700452#define PCI_EXP_LNKCTL_ASPM_L0S 0x0001
Christopher Ferris915bf812015-09-02 17:23:31 -0700453#define PCI_EXP_LNKCTL_ASPM_L1 0x0002
Ben Cheng655a7c02013-10-16 16:09:24 -0700454#define PCI_EXP_LNKCTL_RCB 0x0008
455#define PCI_EXP_LNKCTL_LD 0x0010
456#define PCI_EXP_LNKCTL_RL 0x0020
Christopher Ferris915bf812015-09-02 17:23:31 -0700457#define PCI_EXP_LNKCTL_CCC 0x0040
Christopher Ferris38062f92014-07-09 15:33:25 -0700458#define PCI_EXP_LNKCTL_ES 0x0080
459#define PCI_EXP_LNKCTL_CLKREQ_EN 0x0100
460#define PCI_EXP_LNKCTL_HAWD 0x0200
Christopher Ferris915bf812015-09-02 17:23:31 -0700461#define PCI_EXP_LNKCTL_LBMIE 0x0400
Ben Cheng655a7c02013-10-16 16:09:24 -0700462#define PCI_EXP_LNKCTL_LABIE 0x0800
463#define PCI_EXP_LNKSTA 18
464#define PCI_EXP_LNKSTA_CLS 0x000f
Christopher Ferris915bf812015-09-02 17:23:31 -0700465#define PCI_EXP_LNKSTA_CLS_2_5GB 0x0001
Christopher Ferris38062f92014-07-09 15:33:25 -0700466#define PCI_EXP_LNKSTA_CLS_5_0GB 0x0002
467#define PCI_EXP_LNKSTA_CLS_8_0GB 0x0003
Christopher Ferris76a1d452018-06-27 14:12:29 -0700468#define PCI_EXP_LNKSTA_CLS_16_0GB 0x0004
Christopher Ferrisb8a95e22019-10-02 18:29:20 -0700469#define PCI_EXP_LNKSTA_CLS_32_0GB 0x0005
Ben Cheng655a7c02013-10-16 16:09:24 -0700470#define PCI_EXP_LNKSTA_NLW 0x03f0
Christopher Ferris915bf812015-09-02 17:23:31 -0700471#define PCI_EXP_LNKSTA_NLW_X1 0x0010
Christopher Ferris38062f92014-07-09 15:33:25 -0700472#define PCI_EXP_LNKSTA_NLW_X2 0x0020
473#define PCI_EXP_LNKSTA_NLW_X4 0x0040
474#define PCI_EXP_LNKSTA_NLW_X8 0x0080
Christopher Ferris915bf812015-09-02 17:23:31 -0700475#define PCI_EXP_LNKSTA_NLW_SHIFT 4
Ben Cheng655a7c02013-10-16 16:09:24 -0700476#define PCI_EXP_LNKSTA_LT 0x0800
477#define PCI_EXP_LNKSTA_SLC 0x1000
478#define PCI_EXP_LNKSTA_DLLLA 0x2000
Christopher Ferris915bf812015-09-02 17:23:31 -0700479#define PCI_EXP_LNKSTA_LBMS 0x4000
Ben Cheng655a7c02013-10-16 16:09:24 -0700480#define PCI_EXP_LNKSTA_LABS 0x8000
481#define PCI_CAP_EXP_ENDPOINT_SIZEOF_V1 20
482#define PCI_EXP_SLTCAP 20
Christopher Ferris915bf812015-09-02 17:23:31 -0700483#define PCI_EXP_SLTCAP_ABP 0x00000001
Ben Cheng655a7c02013-10-16 16:09:24 -0700484#define PCI_EXP_SLTCAP_PCP 0x00000002
485#define PCI_EXP_SLTCAP_MRLSP 0x00000004
486#define PCI_EXP_SLTCAP_AIP 0x00000008
Christopher Ferris915bf812015-09-02 17:23:31 -0700487#define PCI_EXP_SLTCAP_PIP 0x00000010
Ben Cheng655a7c02013-10-16 16:09:24 -0700488#define PCI_EXP_SLTCAP_HPS 0x00000020
489#define PCI_EXP_SLTCAP_HPC 0x00000040
490#define PCI_EXP_SLTCAP_SPLV 0x00007f80
Christopher Ferris915bf812015-09-02 17:23:31 -0700491#define PCI_EXP_SLTCAP_SPLS 0x00018000
Ben Cheng655a7c02013-10-16 16:09:24 -0700492#define PCI_EXP_SLTCAP_EIP 0x00020000
493#define PCI_EXP_SLTCAP_NCCS 0x00040000
494#define PCI_EXP_SLTCAP_PSN 0xfff80000
Christopher Ferris915bf812015-09-02 17:23:31 -0700495#define PCI_EXP_SLTCTL 24
Ben Cheng655a7c02013-10-16 16:09:24 -0700496#define PCI_EXP_SLTCTL_ABPE 0x0001
497#define PCI_EXP_SLTCTL_PFDE 0x0002
498#define PCI_EXP_SLTCTL_MRLSCE 0x0004
Christopher Ferris915bf812015-09-02 17:23:31 -0700499#define PCI_EXP_SLTCTL_PDCE 0x0008
Ben Cheng655a7c02013-10-16 16:09:24 -0700500#define PCI_EXP_SLTCTL_CCIE 0x0010
501#define PCI_EXP_SLTCTL_HPIE 0x0020
502#define PCI_EXP_SLTCTL_AIC 0x00c0
Christopher Ferris915bf812015-09-02 17:23:31 -0700503#define PCI_EXP_SLTCTL_ATTN_IND_ON 0x0040
Christopher Ferris38062f92014-07-09 15:33:25 -0700504#define PCI_EXP_SLTCTL_ATTN_IND_BLINK 0x0080
505#define PCI_EXP_SLTCTL_ATTN_IND_OFF 0x00c0
506#define PCI_EXP_SLTCTL_PIC 0x0300
Christopher Ferris915bf812015-09-02 17:23:31 -0700507#define PCI_EXP_SLTCTL_PWR_IND_ON 0x0100
Christopher Ferris38062f92014-07-09 15:33:25 -0700508#define PCI_EXP_SLTCTL_PWR_IND_BLINK 0x0200
509#define PCI_EXP_SLTCTL_PWR_IND_OFF 0x0300
Ben Cheng655a7c02013-10-16 16:09:24 -0700510#define PCI_EXP_SLTCTL_PCC 0x0400
Christopher Ferris915bf812015-09-02 17:23:31 -0700511#define PCI_EXP_SLTCTL_PWR_ON 0x0000
Christopher Ferris38062f92014-07-09 15:33:25 -0700512#define PCI_EXP_SLTCTL_PWR_OFF 0x0400
Ben Cheng655a7c02013-10-16 16:09:24 -0700513#define PCI_EXP_SLTCTL_EIC 0x0800
514#define PCI_EXP_SLTCTL_DLLSCE 0x1000
Christopher Ferris915bf812015-09-02 17:23:31 -0700515#define PCI_EXP_SLTSTA 26
Ben Cheng655a7c02013-10-16 16:09:24 -0700516#define PCI_EXP_SLTSTA_ABP 0x0001
517#define PCI_EXP_SLTSTA_PFD 0x0002
518#define PCI_EXP_SLTSTA_MRLSC 0x0004
Christopher Ferris915bf812015-09-02 17:23:31 -0700519#define PCI_EXP_SLTSTA_PDC 0x0008
Ben Cheng655a7c02013-10-16 16:09:24 -0700520#define PCI_EXP_SLTSTA_CC 0x0010
521#define PCI_EXP_SLTSTA_MRLSS 0x0020
522#define PCI_EXP_SLTSTA_PDS 0x0040
Christopher Ferris915bf812015-09-02 17:23:31 -0700523#define PCI_EXP_SLTSTA_EIS 0x0080
Ben Cheng655a7c02013-10-16 16:09:24 -0700524#define PCI_EXP_SLTSTA_DLLSC 0x0100
525#define PCI_EXP_RTCTL 28
Christopher Ferris38062f92014-07-09 15:33:25 -0700526#define PCI_EXP_RTCTL_SECEE 0x0001
Christopher Ferris915bf812015-09-02 17:23:31 -0700527#define PCI_EXP_RTCTL_SENFEE 0x0002
Christopher Ferris38062f92014-07-09 15:33:25 -0700528#define PCI_EXP_RTCTL_SEFEE 0x0004
529#define PCI_EXP_RTCTL_PMEIE 0x0008
530#define PCI_EXP_RTCTL_CRSSVE 0x0010
Christopher Ferris915bf812015-09-02 17:23:31 -0700531#define PCI_EXP_RTCAP 30
Christopher Ferris82d75042015-01-26 10:57:07 -0800532#define PCI_EXP_RTCAP_CRSVIS 0x0001
Ben Cheng655a7c02013-10-16 16:09:24 -0700533#define PCI_EXP_RTSTA 32
Christopher Ferris38062f92014-07-09 15:33:25 -0700534#define PCI_EXP_RTSTA_PME 0x00010000
Christopher Ferris915bf812015-09-02 17:23:31 -0700535#define PCI_EXP_RTSTA_PENDING 0x00020000
Christopher Ferris82d75042015-01-26 10:57:07 -0800536#define PCI_EXP_DEVCAP2 36
Christopher Ferris76a1d452018-06-27 14:12:29 -0700537#define PCI_EXP_DEVCAP2_COMP_TMOUT_DIS 0x00000010
Christopher Ferris38062f92014-07-09 15:33:25 -0700538#define PCI_EXP_DEVCAP2_ARI 0x00000020
Christopher Ferris6a9755d2017-01-13 14:09:31 -0800539#define PCI_EXP_DEVCAP2_ATOMIC_ROUTE 0x00000040
Christopher Ferris76a1d452018-06-27 14:12:29 -0700540#define PCI_EXP_DEVCAP2_ATOMIC_COMP32 0x00000080
Christopher Ferris6a9755d2017-01-13 14:09:31 -0800541#define PCI_EXP_DEVCAP2_ATOMIC_COMP64 0x00000100
Christopher Ferris76a1d452018-06-27 14:12:29 -0700542#define PCI_EXP_DEVCAP2_ATOMIC_COMP128 0x00000200
Christopher Ferris38062f92014-07-09 15:33:25 -0700543#define PCI_EXP_DEVCAP2_LTR 0x00000800
Christopher Ferris915bf812015-09-02 17:23:31 -0700544#define PCI_EXP_DEVCAP2_OBFF_MASK 0x000c0000
Christopher Ferris82d75042015-01-26 10:57:07 -0800545#define PCI_EXP_DEVCAP2_OBFF_MSG 0x00040000
Christopher Ferris38062f92014-07-09 15:33:25 -0700546#define PCI_EXP_DEVCAP2_OBFF_WAKE 0x00080000
Christopher Ferris9ce28842018-10-25 12:11:39 -0700547#define PCI_EXP_DEVCAP2_EE_PREFIX 0x00200000
Ben Cheng655a7c02013-10-16 16:09:24 -0700548#define PCI_EXP_DEVCTL2 40
Christopher Ferris915bf812015-09-02 17:23:31 -0700549#define PCI_EXP_DEVCTL2_COMP_TIMEOUT 0x000f
Christopher Ferris76a1d452018-06-27 14:12:29 -0700550#define PCI_EXP_DEVCTL2_COMP_TMOUT_DIS 0x0010
Christopher Ferris82d75042015-01-26 10:57:07 -0800551#define PCI_EXP_DEVCTL2_ARI 0x0020
Christopher Ferris6a9755d2017-01-13 14:09:31 -0800552#define PCI_EXP_DEVCTL2_ATOMIC_REQ 0x0040
Christopher Ferris525ce912017-07-26 13:12:53 -0700553#define PCI_EXP_DEVCTL2_ATOMIC_EGRESS_BLOCK 0x0080
Christopher Ferris38062f92014-07-09 15:33:25 -0700554#define PCI_EXP_DEVCTL2_IDO_REQ_EN 0x0100
555#define PCI_EXP_DEVCTL2_IDO_CMP_EN 0x0200
Christopher Ferris915bf812015-09-02 17:23:31 -0700556#define PCI_EXP_DEVCTL2_LTR_EN 0x0400
Christopher Ferris82d75042015-01-26 10:57:07 -0800557#define PCI_EXP_DEVCTL2_OBFF_MSGA_EN 0x2000
Christopher Ferris38062f92014-07-09 15:33:25 -0700558#define PCI_EXP_DEVCTL2_OBFF_MSGB_EN 0x4000
559#define PCI_EXP_DEVCTL2_OBFF_WAKE_EN 0x6000
Christopher Ferris915bf812015-09-02 17:23:31 -0700560#define PCI_EXP_DEVSTA2 42
Christopher Ferris1308ad32017-11-14 17:32:13 -0800561#define PCI_CAP_EXP_RC_ENDPOINT_SIZEOF_V2 44
Ben Cheng655a7c02013-10-16 16:09:24 -0700562#define PCI_EXP_LNKCAP2 44
Christopher Ferris38062f92014-07-09 15:33:25 -0700563#define PCI_EXP_LNKCAP2_SLS_2_5GB 0x00000002
Christopher Ferris915bf812015-09-02 17:23:31 -0700564#define PCI_EXP_LNKCAP2_SLS_5_0GB 0x00000004
Christopher Ferris82d75042015-01-26 10:57:07 -0800565#define PCI_EXP_LNKCAP2_SLS_8_0GB 0x00000008
Christopher Ferris76a1d452018-06-27 14:12:29 -0700566#define PCI_EXP_LNKCAP2_SLS_16_0GB 0x00000010
Christopher Ferrisb8a95e22019-10-02 18:29:20 -0700567#define PCI_EXP_LNKCAP2_SLS_32_0GB 0x00000020
Christopher Ferris38062f92014-07-09 15:33:25 -0700568#define PCI_EXP_LNKCAP2_CROSSLINK 0x00000100
Ben Cheng655a7c02013-10-16 16:09:24 -0700569#define PCI_EXP_LNKCTL2 48
Christopher Ferris9ce28842018-10-25 12:11:39 -0700570#define PCI_EXP_LNKCTL2_TLS 0x000f
571#define PCI_EXP_LNKCTL2_TLS_2_5GT 0x0001
572#define PCI_EXP_LNKCTL2_TLS_5_0GT 0x0002
573#define PCI_EXP_LNKCTL2_TLS_8_0GT 0x0003
574#define PCI_EXP_LNKCTL2_TLS_16_0GT 0x0004
Christopher Ferrisb8a95e22019-10-02 18:29:20 -0700575#define PCI_EXP_LNKCTL2_TLS_32_0GT 0x0005
Christopher Ferris915bf812015-09-02 17:23:31 -0700576#define PCI_EXP_LNKSTA2 50
Christopher Ferris1308ad32017-11-14 17:32:13 -0800577#define PCI_CAP_EXP_ENDPOINT_SIZEOF_V2 52
Christopher Ferris82d75042015-01-26 10:57:07 -0800578#define PCI_EXP_SLTCAP2 52
Ben Cheng655a7c02013-10-16 16:09:24 -0700579#define PCI_EXP_SLTCTL2 56
Christopher Ferris38062f92014-07-09 15:33:25 -0700580#define PCI_EXP_SLTSTA2 58
Christopher Ferris915bf812015-09-02 17:23:31 -0700581#define PCI_EXT_CAP_ID(header) (header & 0x0000ffff)
Christopher Ferris82d75042015-01-26 10:57:07 -0800582#define PCI_EXT_CAP_VER(header) ((header >> 16) & 0xf)
Ben Cheng655a7c02013-10-16 16:09:24 -0700583#define PCI_EXT_CAP_NEXT(header) ((header >> 20) & 0xffc)
584#define PCI_EXT_CAP_ID_ERR 0x01
Christopher Ferris915bf812015-09-02 17:23:31 -0700585#define PCI_EXT_CAP_ID_VC 0x02
Christopher Ferris82d75042015-01-26 10:57:07 -0800586#define PCI_EXT_CAP_ID_DSN 0x03
Ben Cheng655a7c02013-10-16 16:09:24 -0700587#define PCI_EXT_CAP_ID_PWR 0x04
588#define PCI_EXT_CAP_ID_RCLD 0x05
Christopher Ferris915bf812015-09-02 17:23:31 -0700589#define PCI_EXT_CAP_ID_RCILC 0x06
Christopher Ferris82d75042015-01-26 10:57:07 -0800590#define PCI_EXT_CAP_ID_RCEC 0x07
Ben Cheng655a7c02013-10-16 16:09:24 -0700591#define PCI_EXT_CAP_ID_MFVC 0x08
592#define PCI_EXT_CAP_ID_VC9 0x09
Christopher Ferris915bf812015-09-02 17:23:31 -0700593#define PCI_EXT_CAP_ID_RCRB 0x0A
Christopher Ferris82d75042015-01-26 10:57:07 -0800594#define PCI_EXT_CAP_ID_VNDR 0x0B
Ben Cheng655a7c02013-10-16 16:09:24 -0700595#define PCI_EXT_CAP_ID_CAC 0x0C
596#define PCI_EXT_CAP_ID_ACS 0x0D
Christopher Ferris915bf812015-09-02 17:23:31 -0700597#define PCI_EXT_CAP_ID_ARI 0x0E
Christopher Ferris82d75042015-01-26 10:57:07 -0800598#define PCI_EXT_CAP_ID_ATS 0x0F
Ben Cheng655a7c02013-10-16 16:09:24 -0700599#define PCI_EXT_CAP_ID_SRIOV 0x10
600#define PCI_EXT_CAP_ID_MRIOV 0x11
Christopher Ferris915bf812015-09-02 17:23:31 -0700601#define PCI_EXT_CAP_ID_MCAST 0x12
Christopher Ferris82d75042015-01-26 10:57:07 -0800602#define PCI_EXT_CAP_ID_PRI 0x13
Ben Cheng655a7c02013-10-16 16:09:24 -0700603#define PCI_EXT_CAP_ID_AMD_XXX 0x14
604#define PCI_EXT_CAP_ID_REBAR 0x15
Christopher Ferris915bf812015-09-02 17:23:31 -0700605#define PCI_EXT_CAP_ID_DPA 0x16
Christopher Ferris82d75042015-01-26 10:57:07 -0800606#define PCI_EXT_CAP_ID_TPH 0x17
Ben Cheng655a7c02013-10-16 16:09:24 -0700607#define PCI_EXT_CAP_ID_LTR 0x18
608#define PCI_EXT_CAP_ID_SECPCI 0x19
Christopher Ferris915bf812015-09-02 17:23:31 -0700609#define PCI_EXT_CAP_ID_PMUX 0x1A
Christopher Ferris82d75042015-01-26 10:57:07 -0800610#define PCI_EXT_CAP_ID_PASID 0x1B
Christopher Ferris106b3a82016-08-24 12:15:38 -0700611#define PCI_EXT_CAP_ID_DPC 0x1D
Christopher Ferris525ce912017-07-26 13:12:53 -0700612#define PCI_EXT_CAP_ID_L1SS 0x1E
Christopher Ferris6a9755d2017-01-13 14:09:31 -0800613#define PCI_EXT_CAP_ID_PTM 0x1F
614#define PCI_EXT_CAP_ID_MAX PCI_EXT_CAP_ID_PTM
Ben Cheng655a7c02013-10-16 16:09:24 -0700615#define PCI_EXT_CAP_DSN_SIZEOF 12
Christopher Ferris915bf812015-09-02 17:23:31 -0700616#define PCI_EXT_CAP_MCAST_ENDPOINT_SIZEOF 40
Christopher Ferris106b3a82016-08-24 12:15:38 -0700617#define PCI_ERR_UNCOR_STATUS 4
Christopher Ferris82d75042015-01-26 10:57:07 -0800618#define PCI_ERR_UNC_UND 0x00000001
Ben Cheng655a7c02013-10-16 16:09:24 -0700619#define PCI_ERR_UNC_DLP 0x00000010
Christopher Ferris915bf812015-09-02 17:23:31 -0700620#define PCI_ERR_UNC_SURPDN 0x00000020
Christopher Ferris106b3a82016-08-24 12:15:38 -0700621#define PCI_ERR_UNC_POISON_TLP 0x00001000
Ben Cheng655a7c02013-10-16 16:09:24 -0700622#define PCI_ERR_UNC_FCP 0x00002000
623#define PCI_ERR_UNC_COMP_TIME 0x00004000
Christopher Ferris915bf812015-09-02 17:23:31 -0700624#define PCI_ERR_UNC_COMP_ABORT 0x00008000
Christopher Ferris106b3a82016-08-24 12:15:38 -0700625#define PCI_ERR_UNC_UNX_COMP 0x00010000
Ben Cheng655a7c02013-10-16 16:09:24 -0700626#define PCI_ERR_UNC_RX_OVER 0x00020000
627#define PCI_ERR_UNC_MALF_TLP 0x00040000
Christopher Ferris915bf812015-09-02 17:23:31 -0700628#define PCI_ERR_UNC_ECRC 0x00080000
Christopher Ferris106b3a82016-08-24 12:15:38 -0700629#define PCI_ERR_UNC_UNSUP 0x00100000
Ben Cheng655a7c02013-10-16 16:09:24 -0700630#define PCI_ERR_UNC_ACSV 0x00200000
631#define PCI_ERR_UNC_INTN 0x00400000
Christopher Ferris915bf812015-09-02 17:23:31 -0700632#define PCI_ERR_UNC_MCBTLP 0x00800000
Christopher Ferris106b3a82016-08-24 12:15:38 -0700633#define PCI_ERR_UNC_ATOMEG 0x01000000
Ben Cheng655a7c02013-10-16 16:09:24 -0700634#define PCI_ERR_UNC_TLPPRE 0x02000000
635#define PCI_ERR_UNCOR_MASK 8
Christopher Ferris915bf812015-09-02 17:23:31 -0700636#define PCI_ERR_UNCOR_SEVER 12
Christopher Ferris106b3a82016-08-24 12:15:38 -0700637#define PCI_ERR_COR_STATUS 16
Ben Cheng655a7c02013-10-16 16:09:24 -0700638#define PCI_ERR_COR_RCVR 0x00000001
639#define PCI_ERR_COR_BAD_TLP 0x00000040
Christopher Ferris915bf812015-09-02 17:23:31 -0700640#define PCI_ERR_COR_BAD_DLLP 0x00000080
Christopher Ferris106b3a82016-08-24 12:15:38 -0700641#define PCI_ERR_COR_REP_ROLL 0x00000100
Ben Cheng655a7c02013-10-16 16:09:24 -0700642#define PCI_ERR_COR_REP_TIMER 0x00001000
643#define PCI_ERR_COR_ADV_NFAT 0x00002000
Christopher Ferris915bf812015-09-02 17:23:31 -0700644#define PCI_ERR_COR_INTERNAL 0x00004000
Christopher Ferris106b3a82016-08-24 12:15:38 -0700645#define PCI_ERR_COR_LOG_OVER 0x00008000
Ben Cheng655a7c02013-10-16 16:09:24 -0700646#define PCI_ERR_COR_MASK 20
647#define PCI_ERR_CAP 24
Christopher Ferris915bf812015-09-02 17:23:31 -0700648#define PCI_ERR_CAP_FEP(x) ((x) & 31)
Christopher Ferris106b3a82016-08-24 12:15:38 -0700649#define PCI_ERR_CAP_ECRC_GENC 0x00000020
Ben Cheng655a7c02013-10-16 16:09:24 -0700650#define PCI_ERR_CAP_ECRC_GENE 0x00000040
651#define PCI_ERR_CAP_ECRC_CHKC 0x00000080
Christopher Ferris915bf812015-09-02 17:23:31 -0700652#define PCI_ERR_CAP_ECRC_CHKE 0x00000100
Christopher Ferris106b3a82016-08-24 12:15:38 -0700653#define PCI_ERR_HEADER_LOG 28
Ben Cheng655a7c02013-10-16 16:09:24 -0700654#define PCI_ERR_ROOT_COMMAND 44
655#define PCI_ERR_ROOT_CMD_COR_EN 0x00000001
Christopher Ferris915bf812015-09-02 17:23:31 -0700656#define PCI_ERR_ROOT_CMD_NONFATAL_EN 0x00000002
Christopher Ferris106b3a82016-08-24 12:15:38 -0700657#define PCI_ERR_ROOT_CMD_FATAL_EN 0x00000004
Ben Cheng655a7c02013-10-16 16:09:24 -0700658#define PCI_ERR_ROOT_STATUS 48
659#define PCI_ERR_ROOT_COR_RCV 0x00000001
Christopher Ferris915bf812015-09-02 17:23:31 -0700660#define PCI_ERR_ROOT_MULTI_COR_RCV 0x00000002
Christopher Ferris106b3a82016-08-24 12:15:38 -0700661#define PCI_ERR_ROOT_UNCOR_RCV 0x00000004
Ben Cheng655a7c02013-10-16 16:09:24 -0700662#define PCI_ERR_ROOT_MULTI_UNCOR_RCV 0x00000008
663#define PCI_ERR_ROOT_FIRST_FATAL 0x00000010
Christopher Ferris915bf812015-09-02 17:23:31 -0700664#define PCI_ERR_ROOT_NONFATAL_RCV 0x00000020
Christopher Ferris106b3a82016-08-24 12:15:38 -0700665#define PCI_ERR_ROOT_FATAL_RCV 0x00000040
Christopher Ferris934ec942018-01-31 15:29:16 -0800666#define PCI_ERR_ROOT_AER_IRQ 0xf8000000
Ben Cheng655a7c02013-10-16 16:09:24 -0700667#define PCI_ERR_ROOT_ERR_SRC 52
Christopher Ferris38062f92014-07-09 15:33:25 -0700668#define PCI_VC_PORT_CAP1 4
Christopher Ferris915bf812015-09-02 17:23:31 -0700669#define PCI_VC_CAP1_EVCC 0x00000007
Christopher Ferris106b3a82016-08-24 12:15:38 -0700670#define PCI_VC_CAP1_LPEVCC 0x00000070
Christopher Ferris38062f92014-07-09 15:33:25 -0700671#define PCI_VC_CAP1_ARB_SIZE 0x00000c00
672#define PCI_VC_PORT_CAP2 8
Christopher Ferris915bf812015-09-02 17:23:31 -0700673#define PCI_VC_CAP2_32_PHASE 0x00000002
Christopher Ferris106b3a82016-08-24 12:15:38 -0700674#define PCI_VC_CAP2_64_PHASE 0x00000004
Christopher Ferris38062f92014-07-09 15:33:25 -0700675#define PCI_VC_CAP2_128_PHASE 0x00000008
676#define PCI_VC_CAP2_ARB_OFF 0xff000000
Christopher Ferris915bf812015-09-02 17:23:31 -0700677#define PCI_VC_PORT_CTRL 12
Christopher Ferris106b3a82016-08-24 12:15:38 -0700678#define PCI_VC_PORT_CTRL_LOAD_TABLE 0x00000001
Ben Cheng655a7c02013-10-16 16:09:24 -0700679#define PCI_VC_PORT_STATUS 14
Christopher Ferris38062f92014-07-09 15:33:25 -0700680#define PCI_VC_PORT_STATUS_TABLE 0x00000001
Christopher Ferris915bf812015-09-02 17:23:31 -0700681#define PCI_VC_RES_CAP 16
Christopher Ferris106b3a82016-08-24 12:15:38 -0700682#define PCI_VC_RES_CAP_32_PHASE 0x00000002
Christopher Ferris38062f92014-07-09 15:33:25 -0700683#define PCI_VC_RES_CAP_64_PHASE 0x00000004
684#define PCI_VC_RES_CAP_128_PHASE 0x00000008
Christopher Ferris915bf812015-09-02 17:23:31 -0700685#define PCI_VC_RES_CAP_128_PHASE_TB 0x00000010
Christopher Ferris106b3a82016-08-24 12:15:38 -0700686#define PCI_VC_RES_CAP_256_PHASE 0x00000020
Christopher Ferris38062f92014-07-09 15:33:25 -0700687#define PCI_VC_RES_CAP_ARB_OFF 0xff000000
688#define PCI_VC_RES_CTRL 20
Christopher Ferris915bf812015-09-02 17:23:31 -0700689#define PCI_VC_RES_CTRL_LOAD_TABLE 0x00010000
Christopher Ferris106b3a82016-08-24 12:15:38 -0700690#define PCI_VC_RES_CTRL_ARB_SELECT 0x000e0000
Christopher Ferris38062f92014-07-09 15:33:25 -0700691#define PCI_VC_RES_CTRL_ID 0x07000000
692#define PCI_VC_RES_CTRL_ENABLE 0x80000000
Christopher Ferris915bf812015-09-02 17:23:31 -0700693#define PCI_VC_RES_STATUS 26
Christopher Ferris106b3a82016-08-24 12:15:38 -0700694#define PCI_VC_RES_STATUS_TABLE 0x00000001
Christopher Ferris38062f92014-07-09 15:33:25 -0700695#define PCI_VC_RES_STATUS_NEGO 0x00000002
Ben Cheng655a7c02013-10-16 16:09:24 -0700696#define PCI_CAP_VC_BASE_SIZEOF 0x10
Christopher Ferris915bf812015-09-02 17:23:31 -0700697#define PCI_CAP_VC_PER_VC_SIZEOF 0x0C
Christopher Ferris106b3a82016-08-24 12:15:38 -0700698#define PCI_PWR_DSR 4
Christopher Ferris38062f92014-07-09 15:33:25 -0700699#define PCI_PWR_DATA 8
Ben Cheng655a7c02013-10-16 16:09:24 -0700700#define PCI_PWR_DATA_BASE(x) ((x) & 0xff)
Christopher Ferris915bf812015-09-02 17:23:31 -0700701#define PCI_PWR_DATA_SCALE(x) (((x) >> 8) & 3)
Christopher Ferris106b3a82016-08-24 12:15:38 -0700702#define PCI_PWR_DATA_PM_SUB(x) (((x) >> 10) & 7)
Christopher Ferris38062f92014-07-09 15:33:25 -0700703#define PCI_PWR_DATA_PM_STATE(x) (((x) >> 13) & 3)
Ben Cheng655a7c02013-10-16 16:09:24 -0700704#define PCI_PWR_DATA_TYPE(x) (((x) >> 15) & 7)
Christopher Ferris915bf812015-09-02 17:23:31 -0700705#define PCI_PWR_DATA_RAIL(x) (((x) >> 18) & 7)
Christopher Ferris106b3a82016-08-24 12:15:38 -0700706#define PCI_PWR_CAP 12
Christopher Ferris38062f92014-07-09 15:33:25 -0700707#define PCI_PWR_CAP_BUDGET(x) ((x) & 1)
Ben Cheng655a7c02013-10-16 16:09:24 -0700708#define PCI_EXT_CAP_PWR_SIZEOF 16
Christopher Ferris915bf812015-09-02 17:23:31 -0700709#define PCI_VNDR_HEADER 4
Christopher Ferris106b3a82016-08-24 12:15:38 -0700710#define PCI_VNDR_HEADER_ID(x) ((x) & 0xffff)
Christopher Ferris38062f92014-07-09 15:33:25 -0700711#define PCI_VNDR_HEADER_REV(x) (((x) >> 16) & 0xf)
Ben Cheng655a7c02013-10-16 16:09:24 -0700712#define PCI_VNDR_HEADER_LEN(x) (((x) >> 20) & 0xfff)
Christopher Ferris915bf812015-09-02 17:23:31 -0700713#define HT_3BIT_CAP_MASK 0xE0
Christopher Ferris106b3a82016-08-24 12:15:38 -0700714#define HT_CAPTYPE_SLAVE 0x00
Christopher Ferris38062f92014-07-09 15:33:25 -0700715#define HT_CAPTYPE_HOST 0x20
Ben Cheng655a7c02013-10-16 16:09:24 -0700716#define HT_5BIT_CAP_MASK 0xF8
Christopher Ferris915bf812015-09-02 17:23:31 -0700717#define HT_CAPTYPE_IRQ 0x80
Christopher Ferris106b3a82016-08-24 12:15:38 -0700718#define HT_CAPTYPE_REMAPPING_40 0xA0
Christopher Ferris38062f92014-07-09 15:33:25 -0700719#define HT_CAPTYPE_REMAPPING_64 0xA2
Ben Cheng655a7c02013-10-16 16:09:24 -0700720#define HT_CAPTYPE_UNITID_CLUMP 0x90
Christopher Ferris915bf812015-09-02 17:23:31 -0700721#define HT_CAPTYPE_EXTCONF 0x98
Christopher Ferris106b3a82016-08-24 12:15:38 -0700722#define HT_CAPTYPE_MSI_MAPPING 0xA8
Christopher Ferris38062f92014-07-09 15:33:25 -0700723#define HT_MSI_FLAGS 0x02
Ben Cheng655a7c02013-10-16 16:09:24 -0700724#define HT_MSI_FLAGS_ENABLE 0x1
Christopher Ferris915bf812015-09-02 17:23:31 -0700725#define HT_MSI_FLAGS_FIXED 0x2
Christopher Ferris106b3a82016-08-24 12:15:38 -0700726#define HT_MSI_FIXED_ADDR 0x00000000FEE00000ULL
Christopher Ferris38062f92014-07-09 15:33:25 -0700727#define HT_MSI_ADDR_LO 0x04
Ben Cheng655a7c02013-10-16 16:09:24 -0700728#define HT_MSI_ADDR_LO_MASK 0xFFF00000
Christopher Ferris915bf812015-09-02 17:23:31 -0700729#define HT_MSI_ADDR_HI 0x08
Christopher Ferris106b3a82016-08-24 12:15:38 -0700730#define HT_CAPTYPE_DIRECT_ROUTE 0xB0
Christopher Ferris38062f92014-07-09 15:33:25 -0700731#define HT_CAPTYPE_VCSET 0xB8
Ben Cheng655a7c02013-10-16 16:09:24 -0700732#define HT_CAPTYPE_ERROR_RETRY 0xC0
Christopher Ferris915bf812015-09-02 17:23:31 -0700733#define HT_CAPTYPE_GEN3 0xD0
Christopher Ferris106b3a82016-08-24 12:15:38 -0700734#define HT_CAPTYPE_PM 0xE0
Christopher Ferris38062f92014-07-09 15:33:25 -0700735#define HT_CAP_SIZEOF_LONG 28
Ben Cheng655a7c02013-10-16 16:09:24 -0700736#define HT_CAP_SIZEOF_SHORT 24
Christopher Ferris915bf812015-09-02 17:23:31 -0700737#define PCI_ARI_CAP 0x04
Christopher Ferris106b3a82016-08-24 12:15:38 -0700738#define PCI_ARI_CAP_MFVC 0x0001
Christopher Ferris38062f92014-07-09 15:33:25 -0700739#define PCI_ARI_CAP_ACS 0x0002
Ben Cheng655a7c02013-10-16 16:09:24 -0700740#define PCI_ARI_CAP_NFN(x) (((x) >> 8) & 0xff)
Christopher Ferris915bf812015-09-02 17:23:31 -0700741#define PCI_ARI_CTRL 0x06
Christopher Ferris106b3a82016-08-24 12:15:38 -0700742#define PCI_ARI_CTRL_MFVC 0x0001
Christopher Ferris38062f92014-07-09 15:33:25 -0700743#define PCI_ARI_CTRL_ACS 0x0002
Ben Cheng655a7c02013-10-16 16:09:24 -0700744#define PCI_ARI_CTRL_FG(x) (((x) >> 4) & 7)
Christopher Ferris915bf812015-09-02 17:23:31 -0700745#define PCI_EXT_CAP_ARI_SIZEOF 8
Christopher Ferris106b3a82016-08-24 12:15:38 -0700746#define PCI_ATS_CAP 0x04
Christopher Ferris38062f92014-07-09 15:33:25 -0700747#define PCI_ATS_CAP_QDEP(x) ((x) & 0x1f)
Ben Cheng655a7c02013-10-16 16:09:24 -0700748#define PCI_ATS_MAX_QDEP 32
Christopher Ferris24f97eb2019-05-20 12:58:13 -0700749#define PCI_ATS_CAP_PAGE_ALIGNED 0x0020
Christopher Ferris915bf812015-09-02 17:23:31 -0700750#define PCI_ATS_CTRL 0x06
Christopher Ferris106b3a82016-08-24 12:15:38 -0700751#define PCI_ATS_CTRL_ENABLE 0x8000
Christopher Ferris38062f92014-07-09 15:33:25 -0700752#define PCI_ATS_CTRL_STU(x) ((x) & 0x1f)
Ben Cheng655a7c02013-10-16 16:09:24 -0700753#define PCI_ATS_MIN_STU 12
Christopher Ferris915bf812015-09-02 17:23:31 -0700754#define PCI_EXT_CAP_ATS_SIZEOF 8
Christopher Ferris106b3a82016-08-24 12:15:38 -0700755#define PCI_PRI_CTRL 0x04
Christopher Ferrisaeddbcf2019-07-08 12:45:46 -0700756#define PCI_PRI_CTRL_ENABLE 0x0001
757#define PCI_PRI_CTRL_RESET 0x0002
Christopher Ferris915bf812015-09-02 17:23:31 -0700758#define PCI_PRI_STATUS 0x06
Christopher Ferrisaeddbcf2019-07-08 12:45:46 -0700759#define PCI_PRI_STATUS_RF 0x0001
760#define PCI_PRI_STATUS_UPRGI 0x0002
761#define PCI_PRI_STATUS_STOPPED 0x0100
Christopher Ferris24f97eb2019-05-20 12:58:13 -0700762#define PCI_PRI_STATUS_PASID 0x8000
Christopher Ferris915bf812015-09-02 17:23:31 -0700763#define PCI_PRI_MAX_REQ 0x08
Christopher Ferris106b3a82016-08-24 12:15:38 -0700764#define PCI_PRI_ALLOC_REQ 0x0c
Christopher Ferris38062f92014-07-09 15:33:25 -0700765#define PCI_EXT_CAP_PRI_SIZEOF 16
Ben Cheng655a7c02013-10-16 16:09:24 -0700766#define PCI_PASID_CAP 0x04
Christopher Ferris915bf812015-09-02 17:23:31 -0700767#define PCI_PASID_CAP_EXEC 0x02
Christopher Ferris106b3a82016-08-24 12:15:38 -0700768#define PCI_PASID_CAP_PRIV 0x04
Christopher Ferris38062f92014-07-09 15:33:25 -0700769#define PCI_PASID_CTRL 0x06
Ben Cheng655a7c02013-10-16 16:09:24 -0700770#define PCI_PASID_CTRL_ENABLE 0x01
Christopher Ferris915bf812015-09-02 17:23:31 -0700771#define PCI_PASID_CTRL_EXEC 0x02
Christopher Ferris106b3a82016-08-24 12:15:38 -0700772#define PCI_PASID_CTRL_PRIV 0x04
Christopher Ferris38062f92014-07-09 15:33:25 -0700773#define PCI_EXT_CAP_PASID_SIZEOF 8
Ben Cheng655a7c02013-10-16 16:09:24 -0700774#define PCI_SRIOV_CAP 0x04
Christopher Ferrisaeddbcf2019-07-08 12:45:46 -0700775#define PCI_SRIOV_CAP_VFM 0x00000001
Christopher Ferris106b3a82016-08-24 12:15:38 -0700776#define PCI_SRIOV_CAP_INTR(x) ((x) >> 21)
Christopher Ferris38062f92014-07-09 15:33:25 -0700777#define PCI_SRIOV_CTRL 0x08
Christopher Ferrisaeddbcf2019-07-08 12:45:46 -0700778#define PCI_SRIOV_CTRL_VFE 0x0001
779#define PCI_SRIOV_CTRL_VFM 0x0002
780#define PCI_SRIOV_CTRL_INTR 0x0004
781#define PCI_SRIOV_CTRL_MSE 0x0008
782#define PCI_SRIOV_CTRL_ARI 0x0010
Christopher Ferris915bf812015-09-02 17:23:31 -0700783#define PCI_SRIOV_STATUS 0x0a
Christopher Ferrisaeddbcf2019-07-08 12:45:46 -0700784#define PCI_SRIOV_STATUS_VFM 0x0001
Christopher Ferris38062f92014-07-09 15:33:25 -0700785#define PCI_SRIOV_INITIAL_VF 0x0c
Ben Cheng655a7c02013-10-16 16:09:24 -0700786#define PCI_SRIOV_TOTAL_VF 0x0e
Christopher Ferris915bf812015-09-02 17:23:31 -0700787#define PCI_SRIOV_NUM_VF 0x10
Christopher Ferris106b3a82016-08-24 12:15:38 -0700788#define PCI_SRIOV_FUNC_LINK 0x12
Christopher Ferris38062f92014-07-09 15:33:25 -0700789#define PCI_SRIOV_VF_OFFSET 0x14
Ben Cheng655a7c02013-10-16 16:09:24 -0700790#define PCI_SRIOV_VF_STRIDE 0x16
Christopher Ferris915bf812015-09-02 17:23:31 -0700791#define PCI_SRIOV_VF_DID 0x1a
Christopher Ferris106b3a82016-08-24 12:15:38 -0700792#define PCI_SRIOV_SUP_PGSIZE 0x1c
Christopher Ferris38062f92014-07-09 15:33:25 -0700793#define PCI_SRIOV_SYS_PGSIZE 0x20
Ben Cheng655a7c02013-10-16 16:09:24 -0700794#define PCI_SRIOV_BAR 0x24
Christopher Ferris915bf812015-09-02 17:23:31 -0700795#define PCI_SRIOV_NUM_BARS 6
Christopher Ferris106b3a82016-08-24 12:15:38 -0700796#define PCI_SRIOV_VFM 0x3c
Christopher Ferris38062f92014-07-09 15:33:25 -0700797#define PCI_SRIOV_VFM_BIR(x) ((x) & 7)
Ben Cheng655a7c02013-10-16 16:09:24 -0700798#define PCI_SRIOV_VFM_OFFSET(x) ((x) & ~7)
Christopher Ferris915bf812015-09-02 17:23:31 -0700799#define PCI_SRIOV_VFM_UA 0x0
Christopher Ferris106b3a82016-08-24 12:15:38 -0700800#define PCI_SRIOV_VFM_MI 0x1
Christopher Ferris38062f92014-07-09 15:33:25 -0700801#define PCI_SRIOV_VFM_MO 0x2
Ben Cheng655a7c02013-10-16 16:09:24 -0700802#define PCI_SRIOV_VFM_AV 0x3
Christopher Ferris915bf812015-09-02 17:23:31 -0700803#define PCI_EXT_CAP_SRIOV_SIZEOF 64
Christopher Ferris106b3a82016-08-24 12:15:38 -0700804#define PCI_LTR_MAX_SNOOP_LAT 0x4
Christopher Ferris38062f92014-07-09 15:33:25 -0700805#define PCI_LTR_MAX_NOSNOOP_LAT 0x6
Ben Cheng655a7c02013-10-16 16:09:24 -0700806#define PCI_LTR_VALUE_MASK 0x000003ff
Christopher Ferris915bf812015-09-02 17:23:31 -0700807#define PCI_LTR_SCALE_MASK 0x00001c00
Christopher Ferris106b3a82016-08-24 12:15:38 -0700808#define PCI_LTR_SCALE_SHIFT 10
Christopher Ferris38062f92014-07-09 15:33:25 -0700809#define PCI_EXT_CAP_LTR_SIZEOF 8
Ben Cheng655a7c02013-10-16 16:09:24 -0700810#define PCI_ACS_CAP 0x04
Christopher Ferrisaeddbcf2019-07-08 12:45:46 -0700811#define PCI_ACS_SV 0x0001
812#define PCI_ACS_TB 0x0002
813#define PCI_ACS_RR 0x0004
814#define PCI_ACS_CR 0x0008
815#define PCI_ACS_UF 0x0010
816#define PCI_ACS_EC 0x0020
817#define PCI_ACS_DT 0x0040
Ben Cheng655a7c02013-10-16 16:09:24 -0700818#define PCI_ACS_EGRESS_BITS 0x05
Christopher Ferris915bf812015-09-02 17:23:31 -0700819#define PCI_ACS_CTRL 0x06
Christopher Ferris106b3a82016-08-24 12:15:38 -0700820#define PCI_ACS_EGRESS_CTL_V 0x08
Christopher Ferris38062f92014-07-09 15:33:25 -0700821#define PCI_VSEC_HDR 4
Ben Cheng655a7c02013-10-16 16:09:24 -0700822#define PCI_VSEC_HDR_LEN_SHIFT 20
Christopher Ferris915bf812015-09-02 17:23:31 -0700823#define PCI_SATA_REGS 4
Christopher Ferris106b3a82016-08-24 12:15:38 -0700824#define PCI_SATA_REGS_MASK 0xF
Christopher Ferris38062f92014-07-09 15:33:25 -0700825#define PCI_SATA_REGS_INLINE 0xF
Ben Cheng655a7c02013-10-16 16:09:24 -0700826#define PCI_SATA_SIZEOF_SHORT 8
Christopher Ferris915bf812015-09-02 17:23:31 -0700827#define PCI_SATA_SIZEOF_LONG 16
Christopher Ferris934ec942018-01-31 15:29:16 -0800828#define PCI_REBAR_CAP 4
829#define PCI_REBAR_CAP_SIZES 0x00FFFFF0
Christopher Ferris106b3a82016-08-24 12:15:38 -0700830#define PCI_REBAR_CTRL 8
Christopher Ferris934ec942018-01-31 15:29:16 -0800831#define PCI_REBAR_CTRL_BAR_IDX 0x00000007
832#define PCI_REBAR_CTRL_NBAR_MASK 0x000000E0
Ben Cheng655a7c02013-10-16 16:09:24 -0700833#define PCI_REBAR_CTRL_NBAR_SHIFT 5
Christopher Ferris934ec942018-01-31 15:29:16 -0800834#define PCI_REBAR_CTRL_BAR_SIZE 0x00001F00
Christopher Ferris9ce28842018-10-25 12:11:39 -0700835#define PCI_REBAR_CTRL_BAR_SHIFT 8
Christopher Ferris915bf812015-09-02 17:23:31 -0700836#define PCI_DPA_CAP 4
Christopher Ferris106b3a82016-08-24 12:15:38 -0700837#define PCI_DPA_CAP_SUBSTATE_MASK 0x1F
Christopher Ferris38062f92014-07-09 15:33:25 -0700838#define PCI_DPA_BASE_SIZEOF 16
Ben Cheng655a7c02013-10-16 16:09:24 -0700839#define PCI_TPH_CAP 4
Christopher Ferris915bf812015-09-02 17:23:31 -0700840#define PCI_TPH_CAP_LOC_MASK 0x600
Christopher Ferris106b3a82016-08-24 12:15:38 -0700841#define PCI_TPH_LOC_NONE 0x000
Christopher Ferris38062f92014-07-09 15:33:25 -0700842#define PCI_TPH_LOC_CAP 0x200
Ben Cheng655a7c02013-10-16 16:09:24 -0700843#define PCI_TPH_LOC_MSIX 0x400
Christopher Ferris915bf812015-09-02 17:23:31 -0700844#define PCI_TPH_CAP_ST_MASK 0x07FF0000
Christopher Ferris106b3a82016-08-24 12:15:38 -0700845#define PCI_TPH_CAP_ST_SHIFT 16
Christopher Ferris38062f92014-07-09 15:33:25 -0700846#define PCI_TPH_BASE_SIZEOF 12
Christopher Ferris106b3a82016-08-24 12:15:38 -0700847#define PCI_EXP_DPC_CAP 4
Christopher Ferris76a1d452018-06-27 14:12:29 -0700848#define PCI_EXP_DPC_IRQ 0x001F
849#define PCI_EXP_DPC_CAP_RP_EXT 0x0020
850#define PCI_EXP_DPC_CAP_POISONED_TLP 0x0040
851#define PCI_EXP_DPC_CAP_SW_TRIGGER 0x0080
852#define PCI_EXP_DPC_RP_PIO_LOG_SIZE 0x0F00
Christopher Ferris106b3a82016-08-24 12:15:38 -0700853#define PCI_EXP_DPC_CAP_DL_ACTIVE 0x1000
854#define PCI_EXP_DPC_CTL 6
Christopher Ferris9ce28842018-10-25 12:11:39 -0700855#define PCI_EXP_DPC_CTL_EN_FATAL 0x0001
Christopher Ferris76a1d452018-06-27 14:12:29 -0700856#define PCI_EXP_DPC_CTL_EN_NONFATAL 0x0002
857#define PCI_EXP_DPC_CTL_INT_EN 0x0008
Christopher Ferris106b3a82016-08-24 12:15:38 -0700858#define PCI_EXP_DPC_STATUS 8
Christopher Ferris76a1d452018-06-27 14:12:29 -0700859#define PCI_EXP_DPC_STATUS_TRIGGER 0x0001
860#define PCI_EXP_DPC_STATUS_TRIGGER_RSN 0x0006
861#define PCI_EXP_DPC_STATUS_INTERRUPT 0x0008
862#define PCI_EXP_DPC_RP_BUSY 0x0010
863#define PCI_EXP_DPC_STATUS_TRIGGER_RSN_EXT 0x0060
Christopher Ferris106b3a82016-08-24 12:15:38 -0700864#define PCI_EXP_DPC_SOURCE_ID 10
Christopher Ferris1308ad32017-11-14 17:32:13 -0800865#define PCI_EXP_DPC_RP_PIO_STATUS 0x0C
866#define PCI_EXP_DPC_RP_PIO_MASK 0x10
867#define PCI_EXP_DPC_RP_PIO_SEVERITY 0x14
868#define PCI_EXP_DPC_RP_PIO_SYSERROR 0x18
869#define PCI_EXP_DPC_RP_PIO_EXCEPTION 0x1C
870#define PCI_EXP_DPC_RP_PIO_HEADER_LOG 0x20
871#define PCI_EXP_DPC_RP_PIO_IMPSPEC_LOG 0x30
872#define PCI_EXP_DPC_RP_PIO_TLPPREFIX_LOG 0x34
Christopher Ferris6a9755d2017-01-13 14:09:31 -0800873#define PCI_PTM_CAP 0x04
874#define PCI_PTM_CAP_REQ 0x00000001
Christopher Ferris6a9755d2017-01-13 14:09:31 -0800875#define PCI_PTM_CAP_ROOT 0x00000004
876#define PCI_PTM_GRANULARITY_MASK 0x0000FF00
877#define PCI_PTM_CTRL 0x08
878#define PCI_PTM_CTRL_ENABLE 0x00000001
Christopher Ferris6a9755d2017-01-13 14:09:31 -0800879#define PCI_PTM_CTRL_ROOT 0x00000002
Christopher Ferris934ec942018-01-31 15:29:16 -0800880#define PCI_L1SS_CAP 0x04
881#define PCI_L1SS_CAP_PCIPM_L1_2 0x00000001
882#define PCI_L1SS_CAP_PCIPM_L1_1 0x00000002
883#define PCI_L1SS_CAP_ASPM_L1_2 0x00000004
884#define PCI_L1SS_CAP_ASPM_L1_1 0x00000008
885#define PCI_L1SS_CAP_L1_PM_SS 0x00000010
886#define PCI_L1SS_CAP_CM_RESTORE_TIME 0x0000ff00
887#define PCI_L1SS_CAP_P_PWR_ON_SCALE 0x00030000
888#define PCI_L1SS_CAP_P_PWR_ON_VALUE 0x00f80000
889#define PCI_L1SS_CTL1 0x08
890#define PCI_L1SS_CTL1_PCIPM_L1_2 0x00000001
891#define PCI_L1SS_CTL1_PCIPM_L1_1 0x00000002
892#define PCI_L1SS_CTL1_ASPM_L1_2 0x00000004
893#define PCI_L1SS_CTL1_ASPM_L1_1 0x00000008
894#define PCI_L1SS_CTL1_L1SS_MASK 0x0000000f
895#define PCI_L1SS_CTL1_CM_RESTORE_TIME 0x0000ff00
896#define PCI_L1SS_CTL1_LTR_L12_TH_VALUE 0x03ff0000
897#define PCI_L1SS_CTL1_LTR_L12_TH_SCALE 0xe0000000
898#define PCI_L1SS_CTL2 0x0c
Ben Cheng655a7c02013-10-16 16:09:24 -0700899#endif