blob: 643ae984f0df7f5b4a9e1dbc6fad039745b5f2b3 [file] [log] [blame]
Ben Cheng655a7c02013-10-16 16:09:24 -07001/****************************************************************************
2 ****************************************************************************
3 ***
4 *** This header was automatically generated from a Linux kernel header
5 *** of the same name, to make information necessary for userspace to
6 *** call into the kernel available to libc. It contains only constants,
7 *** structures, and macros generated from the original header, and thus,
8 *** contains no copyrightable information.
9 ***
10 *** To edit the content of this header, modify the corresponding
11 *** source file (e.g. under external/kernel-headers/original/) then
12 *** run bionic/libc/kernel/tools/update_all.py
13 ***
14 *** Any manual change here will be lost the next time this script will
15 *** be run. You've been warned!
16 ***
17 ****************************************************************************
18 ****************************************************************************/
19#ifndef _DRM_MODE_H
20#define _DRM_MODE_H
Christopher Ferris106b3a82016-08-24 12:15:38 -070021#include "drm.h"
22#ifdef __cplusplus
Christopher Ferris48fe0ae2019-01-10 15:59:33 -080023extern "C" {
Christopher Ferris106b3a82016-08-24 12:15:38 -070024#endif
Ben Cheng655a7c02013-10-16 16:09:24 -070025#define DRM_CONNECTOR_NAME_LEN 32
26#define DRM_DISPLAY_MODE_LEN 32
27#define DRM_PROP_NAME_LEN 32
Tao Baod7db5942015-01-28 10:07:51 -080028#define DRM_MODE_TYPE_BUILTIN (1 << 0)
Tao Baod7db5942015-01-28 10:07:51 -080029#define DRM_MODE_TYPE_CLOCK_C ((1 << 1) | DRM_MODE_TYPE_BUILTIN)
30#define DRM_MODE_TYPE_CRTC_C ((1 << 2) | DRM_MODE_TYPE_BUILTIN)
31#define DRM_MODE_TYPE_PREFERRED (1 << 3)
32#define DRM_MODE_TYPE_DEFAULT (1 << 4)
Tao Baod7db5942015-01-28 10:07:51 -080033#define DRM_MODE_TYPE_USERDEF (1 << 5)
34#define DRM_MODE_TYPE_DRIVER (1 << 6)
Christopher Ferris76a1d452018-06-27 14:12:29 -070035#define DRM_MODE_TYPE_ALL (DRM_MODE_TYPE_PREFERRED | DRM_MODE_TYPE_USERDEF | DRM_MODE_TYPE_DRIVER)
Tao Baod7db5942015-01-28 10:07:51 -080036#define DRM_MODE_FLAG_PHSYNC (1 << 0)
37#define DRM_MODE_FLAG_NHSYNC (1 << 1)
Tao Baod7db5942015-01-28 10:07:51 -080038#define DRM_MODE_FLAG_PVSYNC (1 << 2)
39#define DRM_MODE_FLAG_NVSYNC (1 << 3)
40#define DRM_MODE_FLAG_INTERLACE (1 << 4)
41#define DRM_MODE_FLAG_DBLSCAN (1 << 5)
Tao Baod7db5942015-01-28 10:07:51 -080042#define DRM_MODE_FLAG_CSYNC (1 << 6)
43#define DRM_MODE_FLAG_PCSYNC (1 << 7)
44#define DRM_MODE_FLAG_NCSYNC (1 << 8)
45#define DRM_MODE_FLAG_HSKEW (1 << 9)
Tao Baod7db5942015-01-28 10:07:51 -080046#define DRM_MODE_FLAG_BCAST (1 << 10)
47#define DRM_MODE_FLAG_PIXMUX (1 << 11)
48#define DRM_MODE_FLAG_DBLCLK (1 << 12)
49#define DRM_MODE_FLAG_CLKDIV2 (1 << 13)
Tao Baod7db5942015-01-28 10:07:51 -080050#define DRM_MODE_FLAG_3D_MASK (0x1f << 14)
51#define DRM_MODE_FLAG_3D_NONE (0 << 14)
52#define DRM_MODE_FLAG_3D_FRAME_PACKING (1 << 14)
53#define DRM_MODE_FLAG_3D_FIELD_ALTERNATIVE (2 << 14)
Tao Baod7db5942015-01-28 10:07:51 -080054#define DRM_MODE_FLAG_3D_LINE_ALTERNATIVE (3 << 14)
55#define DRM_MODE_FLAG_3D_SIDE_BY_SIDE_FULL (4 << 14)
56#define DRM_MODE_FLAG_3D_L_DEPTH (5 << 14)
57#define DRM_MODE_FLAG_3D_L_DEPTH_GFX_GFX_DEPTH (6 << 14)
Tao Baod7db5942015-01-28 10:07:51 -080058#define DRM_MODE_FLAG_3D_TOP_AND_BOTTOM (7 << 14)
59#define DRM_MODE_FLAG_3D_SIDE_BY_SIDE_HALF (8 << 14)
Christopher Ferris82d75042015-01-26 10:57:07 -080060#define DRM_MODE_PICTURE_ASPECT_NONE 0
61#define DRM_MODE_PICTURE_ASPECT_4_3 1
Christopher Ferris82d75042015-01-26 10:57:07 -080062#define DRM_MODE_PICTURE_ASPECT_16_9 2
Christopher Ferris9ce28842018-10-25 12:11:39 -070063#define DRM_MODE_PICTURE_ASPECT_64_27 3
64#define DRM_MODE_PICTURE_ASPECT_256_135 4
65#define DRM_MODE_CONTENT_TYPE_NO_DATA 0
66#define DRM_MODE_CONTENT_TYPE_GRAPHICS 1
67#define DRM_MODE_CONTENT_TYPE_PHOTO 2
68#define DRM_MODE_CONTENT_TYPE_CINEMA 3
69#define DRM_MODE_CONTENT_TYPE_GAME 4
Christopher Ferris48af7cb2017-02-21 12:35:09 -080070#define DRM_MODE_FLAG_PIC_AR_MASK (0x0F << 19)
Christopher Ferris48af7cb2017-02-21 12:35:09 -080071#define DRM_MODE_FLAG_PIC_AR_NONE (DRM_MODE_PICTURE_ASPECT_NONE << 19)
72#define DRM_MODE_FLAG_PIC_AR_4_3 (DRM_MODE_PICTURE_ASPECT_4_3 << 19)
73#define DRM_MODE_FLAG_PIC_AR_16_9 (DRM_MODE_PICTURE_ASPECT_16_9 << 19)
Christopher Ferris9ce28842018-10-25 12:11:39 -070074#define DRM_MODE_FLAG_PIC_AR_64_27 (DRM_MODE_PICTURE_ASPECT_64_27 << 19)
75#define DRM_MODE_FLAG_PIC_AR_256_135 (DRM_MODE_PICTURE_ASPECT_256_135 << 19)
Christopher Ferris32ff3f82020-12-14 13:10:04 -080076#define DRM_MODE_FLAG_ALL (DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_NVSYNC | DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_DBLSCAN | DRM_MODE_FLAG_CSYNC | DRM_MODE_FLAG_PCSYNC | DRM_MODE_FLAG_NCSYNC | DRM_MODE_FLAG_HSKEW | DRM_MODE_FLAG_DBLCLK | DRM_MODE_FLAG_CLKDIV2 | DRM_MODE_FLAG_3D_MASK)
Christopher Ferris48af7cb2017-02-21 12:35:09 -080077#define DRM_MODE_DPMS_ON 0
Christopher Ferris48af7cb2017-02-21 12:35:09 -080078#define DRM_MODE_DPMS_STANDBY 1
79#define DRM_MODE_DPMS_SUSPEND 2
80#define DRM_MODE_DPMS_OFF 3
81#define DRM_MODE_SCALE_NONE 0
Christopher Ferris48af7cb2017-02-21 12:35:09 -080082#define DRM_MODE_SCALE_FULLSCREEN 1
83#define DRM_MODE_SCALE_CENTER 2
84#define DRM_MODE_SCALE_ASPECT 3
Ben Cheng655a7c02013-10-16 16:09:24 -070085#define DRM_MODE_DITHERING_OFF 0
86#define DRM_MODE_DITHERING_ON 1
87#define DRM_MODE_DITHERING_AUTO 2
88#define DRM_MODE_DIRTY_OFF 0
Ben Cheng655a7c02013-10-16 16:09:24 -070089#define DRM_MODE_DIRTY_ON 1
90#define DRM_MODE_DIRTY_ANNOTATE 2
Christopher Ferris525ce912017-07-26 13:12:53 -070091#define DRM_MODE_LINK_STATUS_GOOD 0
92#define DRM_MODE_LINK_STATUS_BAD 1
Christopher Ferris1308ad32017-11-14 17:32:13 -080093#define DRM_MODE_ROTATE_0 (1 << 0)
94#define DRM_MODE_ROTATE_90 (1 << 1)
95#define DRM_MODE_ROTATE_180 (1 << 2)
96#define DRM_MODE_ROTATE_270 (1 << 3)
97#define DRM_MODE_ROTATE_MASK (DRM_MODE_ROTATE_0 | DRM_MODE_ROTATE_90 | DRM_MODE_ROTATE_180 | DRM_MODE_ROTATE_270)
98#define DRM_MODE_REFLECT_X (1 << 4)
99#define DRM_MODE_REFLECT_Y (1 << 5)
100#define DRM_MODE_REFLECT_MASK (DRM_MODE_REFLECT_X | DRM_MODE_REFLECT_Y)
Christopher Ferris76a1d452018-06-27 14:12:29 -0700101#define DRM_MODE_CONTENT_PROTECTION_UNDESIRED 0
102#define DRM_MODE_CONTENT_PROTECTION_DESIRED 1
103#define DRM_MODE_CONTENT_PROTECTION_ENABLED 2
Ben Cheng655a7c02013-10-16 16:09:24 -0700104struct drm_mode_modeinfo {
Tao Baod7db5942015-01-28 10:07:51 -0800105 __u32 clock;
Christopher Ferris05d08e92016-02-04 13:16:38 -0800106 __u16 hdisplay;
107 __u16 hsync_start;
108 __u16 hsync_end;
Christopher Ferris05d08e92016-02-04 13:16:38 -0800109 __u16 htotal;
110 __u16 hskew;
111 __u16 vdisplay;
112 __u16 vsync_start;
Christopher Ferris05d08e92016-02-04 13:16:38 -0800113 __u16 vsync_end;
114 __u16 vtotal;
115 __u16 vscan;
Tao Baod7db5942015-01-28 10:07:51 -0800116 __u32 vrefresh;
Tao Baod7db5942015-01-28 10:07:51 -0800117 __u32 flags;
118 __u32 type;
119 char name[DRM_DISPLAY_MODE_LEN];
Ben Cheng655a7c02013-10-16 16:09:24 -0700120};
121struct drm_mode_card_res {
Tao Baod7db5942015-01-28 10:07:51 -0800122 __u64 fb_id_ptr;
123 __u64 crtc_id_ptr;
124 __u64 connector_id_ptr;
Tao Baod7db5942015-01-28 10:07:51 -0800125 __u64 encoder_id_ptr;
126 __u32 count_fbs;
127 __u32 count_crtcs;
128 __u32 count_connectors;
Tao Baod7db5942015-01-28 10:07:51 -0800129 __u32 count_encoders;
Christopher Ferris05d08e92016-02-04 13:16:38 -0800130 __u32 min_width;
131 __u32 max_width;
132 __u32 min_height;
Christopher Ferris05d08e92016-02-04 13:16:38 -0800133 __u32 max_height;
134};
Ben Cheng655a7c02013-10-16 16:09:24 -0700135struct drm_mode_crtc {
Tao Baod7db5942015-01-28 10:07:51 -0800136 __u64 set_connectors_ptr;
137 __u32 count_connectors;
138 __u32 crtc_id;
Tao Baod7db5942015-01-28 10:07:51 -0800139 __u32 fb_id;
Christopher Ferris05d08e92016-02-04 13:16:38 -0800140 __u32 x;
Christopher Ferris05d08e92016-02-04 13:16:38 -0800141 __u32 y;
Tao Baod7db5942015-01-28 10:07:51 -0800142 __u32 gamma_size;
143 __u32 mode_valid;
Tao Baod7db5942015-01-28 10:07:51 -0800144 struct drm_mode_modeinfo mode;
Ben Cheng655a7c02013-10-16 16:09:24 -0700145};
Tao Baod7db5942015-01-28 10:07:51 -0800146#define DRM_MODE_PRESENT_TOP_FIELD (1 << 0)
147#define DRM_MODE_PRESENT_BOTTOM_FIELD (1 << 1)
Ben Cheng655a7c02013-10-16 16:09:24 -0700148struct drm_mode_set_plane {
Tao Baod7db5942015-01-28 10:07:51 -0800149 __u32 plane_id;
150 __u32 crtc_id;
151 __u32 fb_id;
Tao Baod7db5942015-01-28 10:07:51 -0800152 __u32 flags;
Christopher Ferris05d08e92016-02-04 13:16:38 -0800153 __s32 crtc_x;
154 __s32 crtc_y;
155 __u32 crtc_w;
156 __u32 crtc_h;
Christopher Ferris05d08e92016-02-04 13:16:38 -0800157 __u32 src_x;
158 __u32 src_y;
159 __u32 src_h;
160 __u32 src_w;
Ben Cheng655a7c02013-10-16 16:09:24 -0700161};
162struct drm_mode_get_plane {
Tao Baod7db5942015-01-28 10:07:51 -0800163 __u32 plane_id;
Tao Baod7db5942015-01-28 10:07:51 -0800164 __u32 crtc_id;
165 __u32 fb_id;
166 __u32 possible_crtcs;
167 __u32 gamma_size;
Tao Baod7db5942015-01-28 10:07:51 -0800168 __u32 count_format_types;
169 __u64 format_type_ptr;
Ben Cheng655a7c02013-10-16 16:09:24 -0700170};
171struct drm_mode_get_plane_res {
Tao Baod7db5942015-01-28 10:07:51 -0800172 __u64 plane_id_ptr;
173 __u32 count_planes;
Ben Cheng655a7c02013-10-16 16:09:24 -0700174};
175#define DRM_MODE_ENCODER_NONE 0
176#define DRM_MODE_ENCODER_DAC 1
Ben Cheng655a7c02013-10-16 16:09:24 -0700177#define DRM_MODE_ENCODER_TMDS 2
178#define DRM_MODE_ENCODER_LVDS 3
179#define DRM_MODE_ENCODER_TVDAC 4
180#define DRM_MODE_ENCODER_VIRTUAL 5
Christopher Ferris38062f92014-07-09 15:33:25 -0700181#define DRM_MODE_ENCODER_DSI 6
Christopher Ferrisba8d4f42014-09-03 19:56:49 -0700182#define DRM_MODE_ENCODER_DPMST 7
Christopher Ferris106b3a82016-08-24 12:15:38 -0700183#define DRM_MODE_ENCODER_DPI 8
Christopher Ferrisba8d4f42014-09-03 19:56:49 -0700184struct drm_mode_get_encoder {
Tao Baod7db5942015-01-28 10:07:51 -0800185 __u32 encoder_id;
186 __u32 encoder_type;
187 __u32 crtc_id;
188 __u32 possible_crtcs;
Tao Baod7db5942015-01-28 10:07:51 -0800189 __u32 possible_clones;
Ben Cheng655a7c02013-10-16 16:09:24 -0700190};
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800191enum drm_mode_subconnector {
192 DRM_MODE_SUBCONNECTOR_Automatic = 0,
193 DRM_MODE_SUBCONNECTOR_Unknown = 0,
Christopher Ferris32ff3f82020-12-14 13:10:04 -0800194 DRM_MODE_SUBCONNECTOR_VGA = 1,
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800195 DRM_MODE_SUBCONNECTOR_DVID = 3,
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800196 DRM_MODE_SUBCONNECTOR_DVIA = 4,
197 DRM_MODE_SUBCONNECTOR_Composite = 5,
198 DRM_MODE_SUBCONNECTOR_SVIDEO = 6,
199 DRM_MODE_SUBCONNECTOR_Component = 8,
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800200 DRM_MODE_SUBCONNECTOR_SCART = 9,
Christopher Ferris32ff3f82020-12-14 13:10:04 -0800201 DRM_MODE_SUBCONNECTOR_DisplayPort = 10,
202 DRM_MODE_SUBCONNECTOR_HDMIA = 11,
203 DRM_MODE_SUBCONNECTOR_Native = 15,
204 DRM_MODE_SUBCONNECTOR_Wireless = 18,
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800205};
Ben Cheng655a7c02013-10-16 16:09:24 -0700206#define DRM_MODE_CONNECTOR_Unknown 0
Christopher Ferrisba8d4f42014-09-03 19:56:49 -0700207#define DRM_MODE_CONNECTOR_VGA 1
Ben Cheng655a7c02013-10-16 16:09:24 -0700208#define DRM_MODE_CONNECTOR_DVII 2
209#define DRM_MODE_CONNECTOR_DVID 3
210#define DRM_MODE_CONNECTOR_DVIA 4
Christopher Ferrisba8d4f42014-09-03 19:56:49 -0700211#define DRM_MODE_CONNECTOR_Composite 5
Ben Cheng655a7c02013-10-16 16:09:24 -0700212#define DRM_MODE_CONNECTOR_SVIDEO 6
213#define DRM_MODE_CONNECTOR_LVDS 7
214#define DRM_MODE_CONNECTOR_Component 8
Christopher Ferrisba8d4f42014-09-03 19:56:49 -0700215#define DRM_MODE_CONNECTOR_9PinDIN 9
Ben Cheng655a7c02013-10-16 16:09:24 -0700216#define DRM_MODE_CONNECTOR_DisplayPort 10
217#define DRM_MODE_CONNECTOR_HDMIA 11
218#define DRM_MODE_CONNECTOR_HDMIB 12
Christopher Ferrisba8d4f42014-09-03 19:56:49 -0700219#define DRM_MODE_CONNECTOR_TV 13
Ben Cheng655a7c02013-10-16 16:09:24 -0700220#define DRM_MODE_CONNECTOR_eDP 14
221#define DRM_MODE_CONNECTOR_VIRTUAL 15
Christopher Ferris38062f92014-07-09 15:33:25 -0700222#define DRM_MODE_CONNECTOR_DSI 16
Christopher Ferris106b3a82016-08-24 12:15:38 -0700223#define DRM_MODE_CONNECTOR_DPI 17
Christopher Ferris9ce28842018-10-25 12:11:39 -0700224#define DRM_MODE_CONNECTOR_WRITEBACK 18
Christopher Ferris9584fa42019-12-09 15:36:13 -0800225#define DRM_MODE_CONNECTOR_SPI 19
Christopher Ferrisba8d4f42014-09-03 19:56:49 -0700226struct drm_mode_get_connector {
Tao Baod7db5942015-01-28 10:07:51 -0800227 __u64 encoders_ptr;
228 __u64 modes_ptr;
229 __u64 props_ptr;
230 __u64 prop_values_ptr;
Tao Baod7db5942015-01-28 10:07:51 -0800231 __u32 count_modes;
232 __u32 count_props;
233 __u32 count_encoders;
234 __u32 encoder_id;
Tao Baod7db5942015-01-28 10:07:51 -0800235 __u32 connector_id;
236 __u32 connector_type;
237 __u32 connector_type_id;
238 __u32 connection;
Christopher Ferris05d08e92016-02-04 13:16:38 -0800239 __u32 mm_width;
Christopher Ferris05d08e92016-02-04 13:16:38 -0800240 __u32 mm_height;
Tao Baod7db5942015-01-28 10:07:51 -0800241 __u32 subpixel;
242 __u32 pad;
Christopher Ferrisba8d4f42014-09-03 19:56:49 -0700243};
Tao Baod7db5942015-01-28 10:07:51 -0800244#define DRM_MODE_PROP_PENDING (1 << 0)
245#define DRM_MODE_PROP_RANGE (1 << 1)
246#define DRM_MODE_PROP_IMMUTABLE (1 << 2)
247#define DRM_MODE_PROP_ENUM (1 << 3)
Tao Baod7db5942015-01-28 10:07:51 -0800248#define DRM_MODE_PROP_BLOB (1 << 4)
249#define DRM_MODE_PROP_BITMASK (1 << 5)
250#define DRM_MODE_PROP_LEGACY_TYPE (DRM_MODE_PROP_RANGE | DRM_MODE_PROP_ENUM | DRM_MODE_PROP_BLOB | DRM_MODE_PROP_BITMASK)
Christopher Ferrisba8d4f42014-09-03 19:56:49 -0700251#define DRM_MODE_PROP_EXTENDED_TYPE 0x0000ffc0
252#define DRM_MODE_PROP_TYPE(n) ((n) << 6)
253#define DRM_MODE_PROP_OBJECT DRM_MODE_PROP_TYPE(1)
254#define DRM_MODE_PROP_SIGNED_RANGE DRM_MODE_PROP_TYPE(2)
Christopher Ferris05d08e92016-02-04 13:16:38 -0800255#define DRM_MODE_PROP_ATOMIC 0x80000000
Christopher Ferris05d08e92016-02-04 13:16:38 -0800256struct drm_mode_property_enum {
Tao Baod7db5942015-01-28 10:07:51 -0800257 __u64 value;
258 char name[DRM_PROP_NAME_LEN];
Ben Cheng655a7c02013-10-16 16:09:24 -0700259};
Christopher Ferris05d08e92016-02-04 13:16:38 -0800260struct drm_mode_get_property {
Tao Baod7db5942015-01-28 10:07:51 -0800261 __u64 values_ptr;
262 __u64 enum_blob_ptr;
263 __u32 prop_id;
Christopher Ferris05d08e92016-02-04 13:16:38 -0800264 __u32 flags;
Tao Baod7db5942015-01-28 10:07:51 -0800265 char name[DRM_PROP_NAME_LEN];
266 __u32 count_values;
267 __u32 count_enum_blobs;
Christopher Ferris05d08e92016-02-04 13:16:38 -0800268};
Ben Cheng655a7c02013-10-16 16:09:24 -0700269struct drm_mode_connector_set_property {
Tao Baod7db5942015-01-28 10:07:51 -0800270 __u64 value;
271 __u32 prop_id;
Christopher Ferris05d08e92016-02-04 13:16:38 -0800272 __u32 connector_id;
Ben Cheng655a7c02013-10-16 16:09:24 -0700273};
Christopher Ferris106b3a82016-08-24 12:15:38 -0700274#define DRM_MODE_OBJECT_CRTC 0xcccccccc
275#define DRM_MODE_OBJECT_CONNECTOR 0xc0c0c0c0
Christopher Ferris106b3a82016-08-24 12:15:38 -0700276#define DRM_MODE_OBJECT_ENCODER 0xe0e0e0e0
277#define DRM_MODE_OBJECT_MODE 0xdededede
278#define DRM_MODE_OBJECT_PROPERTY 0xb0b0b0b0
279#define DRM_MODE_OBJECT_FB 0xfbfbfbfb
Christopher Ferris106b3a82016-08-24 12:15:38 -0700280#define DRM_MODE_OBJECT_BLOB 0xbbbbbbbb
281#define DRM_MODE_OBJECT_PLANE 0xeeeeeeee
282#define DRM_MODE_OBJECT_ANY 0
283struct drm_mode_obj_get_properties {
Christopher Ferris106b3a82016-08-24 12:15:38 -0700284 __u64 props_ptr;
Christopher Ferris05d08e92016-02-04 13:16:38 -0800285 __u64 prop_values_ptr;
Tao Baod7db5942015-01-28 10:07:51 -0800286 __u32 count_props;
287 __u32 obj_id;
Christopher Ferris106b3a82016-08-24 12:15:38 -0700288 __u32 obj_type;
Christopher Ferris05d08e92016-02-04 13:16:38 -0800289};
Ben Cheng655a7c02013-10-16 16:09:24 -0700290struct drm_mode_obj_set_property {
Tao Baod7db5942015-01-28 10:07:51 -0800291 __u64 value;
Christopher Ferris106b3a82016-08-24 12:15:38 -0700292 __u32 prop_id;
Christopher Ferris05d08e92016-02-04 13:16:38 -0800293 __u32 obj_id;
Tao Baod7db5942015-01-28 10:07:51 -0800294 __u32 obj_type;
Christopher Ferris38062f92014-07-09 15:33:25 -0700295};
Christopher Ferris106b3a82016-08-24 12:15:38 -0700296struct drm_mode_get_blob {
Christopher Ferris05d08e92016-02-04 13:16:38 -0800297 __u32 blob_id;
Tao Baod7db5942015-01-28 10:07:51 -0800298 __u32 length;
299 __u64 data;
Christopher Ferris106b3a82016-08-24 12:15:38 -0700300};
Christopher Ferris05d08e92016-02-04 13:16:38 -0800301struct drm_mode_fb_cmd {
Tao Baod7db5942015-01-28 10:07:51 -0800302 __u32 fb_id;
Christopher Ferris05d08e92016-02-04 13:16:38 -0800303 __u32 width;
Christopher Ferris106b3a82016-08-24 12:15:38 -0700304 __u32 height;
Tao Baod7db5942015-01-28 10:07:51 -0800305 __u32 pitch;
306 __u32 bpp;
Tao Baod7db5942015-01-28 10:07:51 -0800307 __u32 depth;
Christopher Ferris106b3a82016-08-24 12:15:38 -0700308 __u32 handle;
Ben Cheng655a7c02013-10-16 16:09:24 -0700309};
Tao Baod7db5942015-01-28 10:07:51 -0800310#define DRM_MODE_FB_INTERLACED (1 << 0)
Christopher Ferris05d08e92016-02-04 13:16:38 -0800311#define DRM_MODE_FB_MODIFIERS (1 << 1)
Christopher Ferris106b3a82016-08-24 12:15:38 -0700312struct drm_mode_fb_cmd2 {
Tao Baod7db5942015-01-28 10:07:51 -0800313 __u32 fb_id;
Christopher Ferris05d08e92016-02-04 13:16:38 -0800314 __u32 width;
315 __u32 height;
Christopher Ferris106b3a82016-08-24 12:15:38 -0700316 __u32 pixel_format;
Tao Baod7db5942015-01-28 10:07:51 -0800317 __u32 flags;
318 __u32 handles[4];
319 __u32 pitches[4];
Christopher Ferris106b3a82016-08-24 12:15:38 -0700320 __u32 offsets[4];
Christopher Ferris05d08e92016-02-04 13:16:38 -0800321 __u64 modifier[4];
Ben Cheng655a7c02013-10-16 16:09:24 -0700322};
Christopher Ferris38062f92014-07-09 15:33:25 -0700323#define DRM_MODE_FB_DIRTY_ANNOTATE_COPY 0x01
Christopher Ferris106b3a82016-08-24 12:15:38 -0700324#define DRM_MODE_FB_DIRTY_ANNOTATE_FILL 0x02
Christopher Ferris05d08e92016-02-04 13:16:38 -0800325#define DRM_MODE_FB_DIRTY_FLAGS 0x03
Ben Cheng655a7c02013-10-16 16:09:24 -0700326#define DRM_MODE_FB_DIRTY_MAX_CLIPS 256
Christopher Ferris38062f92014-07-09 15:33:25 -0700327struct drm_mode_fb_dirty_cmd {
Christopher Ferris106b3a82016-08-24 12:15:38 -0700328 __u32 fb_id;
Christopher Ferris05d08e92016-02-04 13:16:38 -0800329 __u32 flags;
Tao Baod7db5942015-01-28 10:07:51 -0800330 __u32 color;
331 __u32 num_clips;
Christopher Ferris106b3a82016-08-24 12:15:38 -0700332 __u64 clips_ptr;
Christopher Ferris05d08e92016-02-04 13:16:38 -0800333};
Ben Cheng655a7c02013-10-16 16:09:24 -0700334struct drm_mode_mode_cmd {
Tao Baod7db5942015-01-28 10:07:51 -0800335 __u32 connector_id;
Christopher Ferris106b3a82016-08-24 12:15:38 -0700336 struct drm_mode_modeinfo mode;
Christopher Ferris05d08e92016-02-04 13:16:38 -0800337};
Ben Cheng655a7c02013-10-16 16:09:24 -0700338#define DRM_MODE_CURSOR_BO 0x01
Christopher Ferris38062f92014-07-09 15:33:25 -0700339#define DRM_MODE_CURSOR_MOVE 0x02
Christopher Ferris106b3a82016-08-24 12:15:38 -0700340#define DRM_MODE_CURSOR_FLAGS 0x03
Christopher Ferris05d08e92016-02-04 13:16:38 -0800341struct drm_mode_cursor {
Tao Baod7db5942015-01-28 10:07:51 -0800342 __u32 flags;
343 __u32 crtc_id;
Christopher Ferris106b3a82016-08-24 12:15:38 -0700344 __s32 x;
Christopher Ferris05d08e92016-02-04 13:16:38 -0800345 __s32 y;
Tao Baod7db5942015-01-28 10:07:51 -0800346 __u32 width;
347 __u32 height;
Christopher Ferris106b3a82016-08-24 12:15:38 -0700348 __u32 handle;
Christopher Ferris05d08e92016-02-04 13:16:38 -0800349};
Christopher Ferris38062f92014-07-09 15:33:25 -0700350struct drm_mode_cursor2 {
Tao Baod7db5942015-01-28 10:07:51 -0800351 __u32 flags;
Christopher Ferris106b3a82016-08-24 12:15:38 -0700352 __u32 crtc_id;
Christopher Ferris05d08e92016-02-04 13:16:38 -0800353 __s32 x;
Tao Baod7db5942015-01-28 10:07:51 -0800354 __s32 y;
355 __u32 width;
Christopher Ferris106b3a82016-08-24 12:15:38 -0700356 __u32 height;
Christopher Ferris05d08e92016-02-04 13:16:38 -0800357 __u32 handle;
Tao Baod7db5942015-01-28 10:07:51 -0800358 __s32 hot_x;
359 __s32 hot_y;
Christopher Ferris106b3a82016-08-24 12:15:38 -0700360};
Christopher Ferris05d08e92016-02-04 13:16:38 -0800361struct drm_mode_crtc_lut {
Tao Baod7db5942015-01-28 10:07:51 -0800362 __u32 crtc_id;
363 __u32 gamma_size;
Christopher Ferris106b3a82016-08-24 12:15:38 -0700364 __u64 red;
Christopher Ferris05d08e92016-02-04 13:16:38 -0800365 __u64 green;
Tao Baod7db5942015-01-28 10:07:51 -0800366 __u64 blue;
Elliott Hughes8cb52b02013-11-21 13:43:23 -0800367};
Christopher Ferris106b3a82016-08-24 12:15:38 -0700368struct drm_color_ctm {
Christopher Ferris76a1d452018-06-27 14:12:29 -0700369 __u64 matrix[9];
Christopher Ferris106b3a82016-08-24 12:15:38 -0700370};
371struct drm_color_lut {
Christopher Ferris106b3a82016-08-24 12:15:38 -0700372 __u16 red;
373 __u16 green;
374 __u16 blue;
375 __u16 reserved;
Christopher Ferris106b3a82016-08-24 12:15:38 -0700376};
Christopher Ferrisb8a95e22019-10-02 18:29:20 -0700377struct hdr_metadata_infoframe {
378 __u8 eotf;
379 __u8 metadata_type;
380 struct {
381 __u16 x, y;
382 } display_primaries[3];
383 struct {
384 __u16 x, y;
385 } white_point;
386 __u16 max_display_mastering_luminance;
387 __u16 min_display_mastering_luminance;
388 __u16 max_cll;
389 __u16 max_fall;
390};
391struct hdr_output_metadata {
392 __u32 metadata_type;
393 union {
394 struct hdr_metadata_infoframe hdmi_metadata_type1;
395 };
396};
Christopher Ferris106b3a82016-08-24 12:15:38 -0700397#define DRM_MODE_PAGE_FLIP_EVENT 0x01
Christopher Ferris05d08e92016-02-04 13:16:38 -0800398#define DRM_MODE_PAGE_FLIP_ASYNC 0x02
Christopher Ferris6a9755d2017-01-13 14:09:31 -0800399#define DRM_MODE_PAGE_FLIP_TARGET_ABSOLUTE 0x4
Christopher Ferris6a9755d2017-01-13 14:09:31 -0800400#define DRM_MODE_PAGE_FLIP_TARGET_RELATIVE 0x8
401#define DRM_MODE_PAGE_FLIP_TARGET (DRM_MODE_PAGE_FLIP_TARGET_ABSOLUTE | DRM_MODE_PAGE_FLIP_TARGET_RELATIVE)
402#define DRM_MODE_PAGE_FLIP_FLAGS (DRM_MODE_PAGE_FLIP_EVENT | DRM_MODE_PAGE_FLIP_ASYNC | DRM_MODE_PAGE_FLIP_TARGET)
Christopher Ferris38062f92014-07-09 15:33:25 -0700403struct drm_mode_crtc_page_flip {
Tao Baod7db5942015-01-28 10:07:51 -0800404 __u32 crtc_id;
Christopher Ferris05d08e92016-02-04 13:16:38 -0800405 __u32 fb_id;
Tao Baod7db5942015-01-28 10:07:51 -0800406 __u32 flags;
407 __u32 reserved;
408 __u64 user_data;
Christopher Ferris05d08e92016-02-04 13:16:38 -0800409};
Christopher Ferris6a9755d2017-01-13 14:09:31 -0800410struct drm_mode_crtc_page_flip_target {
411 __u32 crtc_id;
Christopher Ferris6a9755d2017-01-13 14:09:31 -0800412 __u32 fb_id;
413 __u32 flags;
414 __u32 sequence;
415 __u64 user_data;
Christopher Ferris6a9755d2017-01-13 14:09:31 -0800416};
Ben Cheng655a7c02013-10-16 16:09:24 -0700417struct drm_mode_create_dumb {
Christopher Ferris106b3a82016-08-24 12:15:38 -0700418 __u32 height;
419 __u32 width;
420 __u32 bpp;
Christopher Ferris05d08e92016-02-04 13:16:38 -0800421 __u32 flags;
Christopher Ferris106b3a82016-08-24 12:15:38 -0700422 __u32 handle;
423 __u32 pitch;
424 __u64 size;
425};
Christopher Ferris106b3a82016-08-24 12:15:38 -0700426struct drm_mode_map_dumb {
427 __u32 handle;
428 __u32 pad;
429 __u64 offset;
Christopher Ferris106b3a82016-08-24 12:15:38 -0700430};
431struct drm_mode_destroy_dumb {
432 __u32 handle;
433};
Christopher Ferris106b3a82016-08-24 12:15:38 -0700434#define DRM_MODE_ATOMIC_TEST_ONLY 0x0100
435#define DRM_MODE_ATOMIC_NONBLOCK 0x0200
436#define DRM_MODE_ATOMIC_ALLOW_MODESET 0x0400
437#define DRM_MODE_ATOMIC_FLAGS (DRM_MODE_PAGE_FLIP_EVENT | DRM_MODE_PAGE_FLIP_ASYNC | DRM_MODE_ATOMIC_TEST_ONLY | DRM_MODE_ATOMIC_NONBLOCK | DRM_MODE_ATOMIC_ALLOW_MODESET)
Christopher Ferris106b3a82016-08-24 12:15:38 -0700438struct drm_mode_atomic {
439 __u32 flags;
Christopher Ferris05d08e92016-02-04 13:16:38 -0800440 __u32 count_objs;
441 __u64 objs_ptr;
442 __u64 count_props_ptr;
443 __u64 props_ptr;
Christopher Ferris05d08e92016-02-04 13:16:38 -0800444 __u64 prop_values_ptr;
445 __u64 reserved;
446 __u64 user_data;
447};
Christopher Ferris1308ad32017-11-14 17:32:13 -0800448struct drm_format_modifier_blob {
449#define FORMAT_BLOB_CURRENT 1
450 __u32 version;
451 __u32 flags;
452 __u32 count_formats;
453 __u32 formats_offset;
454 __u32 count_modifiers;
455 __u32 modifiers_offset;
456};
457struct drm_format_modifier {
458 __u64 formats;
459 __u32 offset;
460 __u32 pad;
461 __u64 modifier;
462};
Christopher Ferris05d08e92016-02-04 13:16:38 -0800463struct drm_mode_create_blob {
464 __u64 data;
465 __u32 length;
466 __u32 blob_id;
Ben Cheng655a7c02013-10-16 16:09:24 -0700467};
Christopher Ferris05d08e92016-02-04 13:16:38 -0800468struct drm_mode_destroy_blob {
469 __u32 blob_id;
470};
Christopher Ferris934ec942018-01-31 15:29:16 -0800471struct drm_mode_create_lease {
472 __u64 object_ids;
473 __u32 object_count;
474 __u32 flags;
475 __u32 lessee_id;
476 __u32 fd;
477};
478struct drm_mode_list_lessees {
479 __u32 count_lessees;
480 __u32 pad;
481 __u64 lessees_ptr;
482};
483struct drm_mode_get_lease {
484 __u32 count_objects;
485 __u32 pad;
486 __u64 objects_ptr;
487};
488struct drm_mode_revoke_lease {
489 __u32 lessee_id;
490};
Christopher Ferrisd842e432019-03-07 10:21:59 -0800491struct drm_mode_rect {
492 __s32 x1;
493 __s32 y1;
494 __s32 x2;
495 __s32 y2;
496};
Christopher Ferris106b3a82016-08-24 12:15:38 -0700497#ifdef __cplusplus
Christopher Ferris48fe0ae2019-01-10 15:59:33 -0800498}
Christopher Ferris106b3a82016-08-24 12:15:38 -0700499#endif
Christopher Ferris38062f92014-07-09 15:33:25 -0700500#endif