| Elliott Hughes | 180edef | 2023-11-02 00:08:05 +0000 | [diff] [blame] | 1 | /* | 
|  | 2 | * This file is auto-generated. Modifications will be lost. | 
|  | 3 | * | 
|  | 4 | * See https://android.googlesource.com/platform/bionic/+/master/libc/kernel/ | 
|  | 5 | * for more information. | 
|  | 6 | */ | 
| Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 7 | #ifndef _UAPI_I915_DRM_H_ | 
|  | 8 | #define _UAPI_I915_DRM_H_ | 
| Christopher Ferris | 106b3a8 | 2016-08-24 12:15:38 -0700 | [diff] [blame] | 9 | #include "drm.h" | 
|  | 10 | #ifdef __cplusplus | 
| Christopher Ferris | 48fe0ae | 2019-01-10 15:59:33 -0800 | [diff] [blame] | 11 | extern "C" { | 
| Christopher Ferris | 106b3a8 | 2016-08-24 12:15:38 -0700 | [diff] [blame] | 12 | #endif | 
|  | 13 | #define I915_L3_PARITY_UEVENT "L3_PARITY_ERROR" | 
| Christopher Ferris | 38062f9 | 2014-07-09 15:33:25 -0700 | [diff] [blame] | 14 | #define I915_ERROR_UEVENT "ERROR" | 
|  | 15 | #define I915_RESET_UEVENT "RESET" | 
| Christopher Ferris | aeddbcf | 2019-07-08 12:45:46 -0700 | [diff] [blame] | 16 | struct i915_user_extension { | 
|  | 17 | __u64 next_extension; | 
|  | 18 | __u32 name; | 
|  | 19 | __u32 flags; | 
|  | 20 | __u32 rsvd[4]; | 
|  | 21 | }; | 
| Christopher Ferris | 6a9755d | 2017-01-13 14:09:31 -0800 | [diff] [blame] | 22 | enum i915_mocs_table_index { | 
|  | 23 | I915_MOCS_UNCACHED, | 
|  | 24 | I915_MOCS_PTE, | 
|  | 25 | I915_MOCS_CACHED, | 
| Christopher Ferris | 6a9755d | 2017-01-13 14:09:31 -0800 | [diff] [blame] | 26 | }; | 
| Christopher Ferris | 76a1d45 | 2018-06-27 14:12:29 -0700 | [diff] [blame] | 27 | enum drm_i915_gem_engine_class { | 
|  | 28 | I915_ENGINE_CLASS_RENDER = 0, | 
|  | 29 | I915_ENGINE_CLASS_COPY = 1, | 
|  | 30 | I915_ENGINE_CLASS_VIDEO = 2, | 
|  | 31 | I915_ENGINE_CLASS_VIDEO_ENHANCE = 3, | 
| Christopher Ferris | 80ae69d | 2022-08-02 16:32:21 -0700 | [diff] [blame] | 32 | I915_ENGINE_CLASS_COMPUTE = 4, | 
| Christopher Ferris | 76a1d45 | 2018-06-27 14:12:29 -0700 | [diff] [blame] | 33 | I915_ENGINE_CLASS_INVALID = - 1 | 
|  | 34 | }; | 
| Christopher Ferris | aeddbcf | 2019-07-08 12:45:46 -0700 | [diff] [blame] | 35 | struct i915_engine_class_instance { | 
|  | 36 | __u16 engine_class; | 
| Christopher Ferris | b8a95e2 | 2019-10-02 18:29:20 -0700 | [diff] [blame] | 37 | #define I915_ENGINE_CLASS_INVALID_NONE - 1 | 
|  | 38 | #define I915_ENGINE_CLASS_INVALID_VIRTUAL - 2 | 
| Christopher Ferris | 80ae69d | 2022-08-02 16:32:21 -0700 | [diff] [blame] | 39 | __u16 engine_instance; | 
| Christopher Ferris | aeddbcf | 2019-07-08 12:45:46 -0700 | [diff] [blame] | 40 | }; | 
| Christopher Ferris | 76a1d45 | 2018-06-27 14:12:29 -0700 | [diff] [blame] | 41 | enum drm_i915_pmu_engine_sample { | 
|  | 42 | I915_SAMPLE_BUSY = 0, | 
|  | 43 | I915_SAMPLE_WAIT = 1, | 
|  | 44 | I915_SAMPLE_SEMA = 2 | 
|  | 45 | }; | 
|  | 46 | #define I915_PMU_SAMPLE_BITS (4) | 
|  | 47 | #define I915_PMU_SAMPLE_MASK (0xf) | 
|  | 48 | #define I915_PMU_SAMPLE_INSTANCE_BITS (8) | 
|  | 49 | #define I915_PMU_CLASS_SHIFT (I915_PMU_SAMPLE_BITS + I915_PMU_SAMPLE_INSTANCE_BITS) | 
| Christopher Ferris | 67d1e5e | 2023-10-31 13:36:37 -0700 | [diff] [blame] | 50 | #define __I915_PMU_ENGINE(__linux_class,instance,sample) ((__linux_class) << I915_PMU_CLASS_SHIFT | (instance) << I915_PMU_SAMPLE_BITS | (sample)) | 
|  | 51 | #define I915_PMU_ENGINE_BUSY(__linux_class,instance) __I915_PMU_ENGINE(__linux_class, instance, I915_SAMPLE_BUSY) | 
|  | 52 | #define I915_PMU_ENGINE_WAIT(__linux_class,instance) __I915_PMU_ENGINE(__linux_class, instance, I915_SAMPLE_WAIT) | 
|  | 53 | #define I915_PMU_ENGINE_SEMA(__linux_class,instance) __I915_PMU_ENGINE(__linux_class, instance, I915_SAMPLE_SEMA) | 
| Christopher Ferris | 8666d04 | 2023-09-06 14:55:31 -0700 | [diff] [blame] | 54 | #define __I915_PMU_GT_SHIFT (60) | 
|  | 55 | #define ___I915_PMU_OTHER(gt,x) (((__u64) __I915_PMU_ENGINE(0xff, 0xff, 0xf) + 1 + (x)) | ((__u64) (gt) << __I915_PMU_GT_SHIFT)) | 
|  | 56 | #define __I915_PMU_OTHER(x) ___I915_PMU_OTHER(0, x) | 
| Christopher Ferris | 76a1d45 | 2018-06-27 14:12:29 -0700 | [diff] [blame] | 57 | #define I915_PMU_ACTUAL_FREQUENCY __I915_PMU_OTHER(0) | 
|  | 58 | #define I915_PMU_REQUESTED_FREQUENCY __I915_PMU_OTHER(1) | 
|  | 59 | #define I915_PMU_INTERRUPTS __I915_PMU_OTHER(2) | 
|  | 60 | #define I915_PMU_RC6_RESIDENCY __I915_PMU_OTHER(3) | 
| Christopher Ferris | a9750ed | 2021-05-03 14:02:49 -0700 | [diff] [blame] | 61 | #define I915_PMU_SOFTWARE_GT_AWAKE_TIME __I915_PMU_OTHER(4) | 
| Christopher Ferris | 76a1d45 | 2018-06-27 14:12:29 -0700 | [diff] [blame] | 62 | #define I915_PMU_LAST I915_PMU_RC6_RESIDENCY | 
| Christopher Ferris | 8666d04 | 2023-09-06 14:55:31 -0700 | [diff] [blame] | 63 | #define __I915_PMU_ACTUAL_FREQUENCY(gt) ___I915_PMU_OTHER(gt, 0) | 
|  | 64 | #define __I915_PMU_REQUESTED_FREQUENCY(gt) ___I915_PMU_OTHER(gt, 1) | 
|  | 65 | #define __I915_PMU_INTERRUPTS(gt) ___I915_PMU_OTHER(gt, 2) | 
|  | 66 | #define __I915_PMU_RC6_RESIDENCY(gt) ___I915_PMU_OTHER(gt, 3) | 
|  | 67 | #define __I915_PMU_SOFTWARE_GT_AWAKE_TIME(gt) ___I915_PMU_OTHER(gt, 4) | 
| Christopher Ferris | 38062f9 | 2014-07-09 15:33:25 -0700 | [diff] [blame] | 68 | #define I915_NR_TEX_REGIONS 255 | 
| Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 69 | #define I915_LOG_MIN_TEX_REGION_SIZE 14 | 
|  | 70 | typedef struct _drm_i915_init { | 
| Christopher Ferris | 6a9755d | 2017-01-13 14:09:31 -0800 | [diff] [blame] | 71 | enum { | 
| Tao Bao | d7db594 | 2015-01-28 10:07:51 -0800 | [diff] [blame] | 72 | I915_INIT_DMA = 0x01, | 
|  | 73 | I915_CLEANUP_DMA = 0x02, | 
| Tao Bao | d7db594 | 2015-01-28 10:07:51 -0800 | [diff] [blame] | 74 | I915_RESUME_DMA = 0x03 | 
| Christopher Ferris | 6a9755d | 2017-01-13 14:09:31 -0800 | [diff] [blame] | 75 | } func; | 
| Tao Bao | d7db594 | 2015-01-28 10:07:51 -0800 | [diff] [blame] | 76 | unsigned int mmio_offset; | 
|  | 77 | int sarea_priv_offset; | 
| Tao Bao | d7db594 | 2015-01-28 10:07:51 -0800 | [diff] [blame] | 78 | unsigned int ring_start; | 
| Christopher Ferris | 6a9755d | 2017-01-13 14:09:31 -0800 | [diff] [blame] | 79 | unsigned int ring_end; | 
| Tao Bao | d7db594 | 2015-01-28 10:07:51 -0800 | [diff] [blame] | 80 | unsigned int ring_size; | 
|  | 81 | unsigned int front_offset; | 
| Tao Bao | d7db594 | 2015-01-28 10:07:51 -0800 | [diff] [blame] | 82 | unsigned int back_offset; | 
| Christopher Ferris | 6a9755d | 2017-01-13 14:09:31 -0800 | [diff] [blame] | 83 | unsigned int depth_offset; | 
| Tao Bao | d7db594 | 2015-01-28 10:07:51 -0800 | [diff] [blame] | 84 | unsigned int w; | 
|  | 85 | unsigned int h; | 
| Tao Bao | d7db594 | 2015-01-28 10:07:51 -0800 | [diff] [blame] | 86 | unsigned int pitch; | 
| Christopher Ferris | 6a9755d | 2017-01-13 14:09:31 -0800 | [diff] [blame] | 87 | unsigned int pitch_bits; | 
| Tao Bao | d7db594 | 2015-01-28 10:07:51 -0800 | [diff] [blame] | 88 | unsigned int back_pitch; | 
|  | 89 | unsigned int depth_pitch; | 
| Tao Bao | d7db594 | 2015-01-28 10:07:51 -0800 | [diff] [blame] | 90 | unsigned int cpp; | 
| Christopher Ferris | 6a9755d | 2017-01-13 14:09:31 -0800 | [diff] [blame] | 91 | unsigned int chipset; | 
| Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 92 | } drm_i915_init_t; | 
| Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 93 | typedef struct _drm_i915_sarea { | 
| Tao Bao | d7db594 | 2015-01-28 10:07:51 -0800 | [diff] [blame] | 94 | struct drm_tex_region texList[I915_NR_TEX_REGIONS + 1]; | 
| Christopher Ferris | 6a9755d | 2017-01-13 14:09:31 -0800 | [diff] [blame] | 95 | int last_upload; | 
| Tao Bao | d7db594 | 2015-01-28 10:07:51 -0800 | [diff] [blame] | 96 | int last_enqueue; | 
|  | 97 | int last_dispatch; | 
| Tao Bao | d7db594 | 2015-01-28 10:07:51 -0800 | [diff] [blame] | 98 | int ctxOwner; | 
| Christopher Ferris | 6a9755d | 2017-01-13 14:09:31 -0800 | [diff] [blame] | 99 | int texAge; | 
| Tao Bao | d7db594 | 2015-01-28 10:07:51 -0800 | [diff] [blame] | 100 | int pf_enabled; | 
|  | 101 | int pf_active; | 
| Tao Bao | d7db594 | 2015-01-28 10:07:51 -0800 | [diff] [blame] | 102 | int pf_current_page; | 
| Christopher Ferris | 6a9755d | 2017-01-13 14:09:31 -0800 | [diff] [blame] | 103 | int perf_boxes; | 
| Tao Bao | d7db594 | 2015-01-28 10:07:51 -0800 | [diff] [blame] | 104 | int width, height; | 
|  | 105 | drm_handle_t front_handle; | 
| Tao Bao | d7db594 | 2015-01-28 10:07:51 -0800 | [diff] [blame] | 106 | int front_offset; | 
| Christopher Ferris | 6a9755d | 2017-01-13 14:09:31 -0800 | [diff] [blame] | 107 | int front_size; | 
| Tao Bao | d7db594 | 2015-01-28 10:07:51 -0800 | [diff] [blame] | 108 | drm_handle_t back_handle; | 
|  | 109 | int back_offset; | 
| Tao Bao | d7db594 | 2015-01-28 10:07:51 -0800 | [diff] [blame] | 110 | int back_size; | 
| Christopher Ferris | 6a9755d | 2017-01-13 14:09:31 -0800 | [diff] [blame] | 111 | drm_handle_t depth_handle; | 
| Tao Bao | d7db594 | 2015-01-28 10:07:51 -0800 | [diff] [blame] | 112 | int depth_offset; | 
|  | 113 | int depth_size; | 
| Tao Bao | d7db594 | 2015-01-28 10:07:51 -0800 | [diff] [blame] | 114 | drm_handle_t tex_handle; | 
| Christopher Ferris | 6a9755d | 2017-01-13 14:09:31 -0800 | [diff] [blame] | 115 | int tex_offset; | 
| Tao Bao | d7db594 | 2015-01-28 10:07:51 -0800 | [diff] [blame] | 116 | int tex_size; | 
|  | 117 | int log_tex_granularity; | 
| Tao Bao | d7db594 | 2015-01-28 10:07:51 -0800 | [diff] [blame] | 118 | int pitch; | 
| Christopher Ferris | 6a9755d | 2017-01-13 14:09:31 -0800 | [diff] [blame] | 119 | int rotation; | 
| Tao Bao | d7db594 | 2015-01-28 10:07:51 -0800 | [diff] [blame] | 120 | int rotated_offset; | 
|  | 121 | int rotated_size; | 
| Tao Bao | d7db594 | 2015-01-28 10:07:51 -0800 | [diff] [blame] | 122 | int rotated_pitch; | 
| Christopher Ferris | 6a9755d | 2017-01-13 14:09:31 -0800 | [diff] [blame] | 123 | int virtualX, virtualY; | 
| Tao Bao | d7db594 | 2015-01-28 10:07:51 -0800 | [diff] [blame] | 124 | unsigned int front_tiled; | 
|  | 125 | unsigned int back_tiled; | 
| Tao Bao | d7db594 | 2015-01-28 10:07:51 -0800 | [diff] [blame] | 126 | unsigned int depth_tiled; | 
| Christopher Ferris | 6a9755d | 2017-01-13 14:09:31 -0800 | [diff] [blame] | 127 | unsigned int rotated_tiled; | 
| Tao Bao | d7db594 | 2015-01-28 10:07:51 -0800 | [diff] [blame] | 128 | unsigned int rotated2_tiled; | 
|  | 129 | int pipeA_x; | 
| Tao Bao | d7db594 | 2015-01-28 10:07:51 -0800 | [diff] [blame] | 130 | int pipeA_y; | 
| Christopher Ferris | 6a9755d | 2017-01-13 14:09:31 -0800 | [diff] [blame] | 131 | int pipeA_w; | 
| Tao Bao | d7db594 | 2015-01-28 10:07:51 -0800 | [diff] [blame] | 132 | int pipeA_h; | 
|  | 133 | int pipeB_x; | 
| Tao Bao | d7db594 | 2015-01-28 10:07:51 -0800 | [diff] [blame] | 134 | int pipeB_y; | 
| Christopher Ferris | 6a9755d | 2017-01-13 14:09:31 -0800 | [diff] [blame] | 135 | int pipeB_w; | 
| Tao Bao | d7db594 | 2015-01-28 10:07:51 -0800 | [diff] [blame] | 136 | int pipeB_h; | 
|  | 137 | drm_handle_t unused_handle; | 
| Tao Bao | d7db594 | 2015-01-28 10:07:51 -0800 | [diff] [blame] | 138 | __u32 unused1, unused2, unused3; | 
| Christopher Ferris | 6a9755d | 2017-01-13 14:09:31 -0800 | [diff] [blame] | 139 | __u32 front_bo_handle; | 
| Tao Bao | d7db594 | 2015-01-28 10:07:51 -0800 | [diff] [blame] | 140 | __u32 back_bo_handle; | 
|  | 141 | __u32 unused_bo_handle; | 
| Tao Bao | d7db594 | 2015-01-28 10:07:51 -0800 | [diff] [blame] | 142 | __u32 depth_bo_handle; | 
| Christopher Ferris | 6a9755d | 2017-01-13 14:09:31 -0800 | [diff] [blame] | 143 | } drm_i915_sarea_t; | 
| Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 144 | #define planeA_x pipeA_x | 
| Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 145 | #define planeA_y pipeA_y | 
|  | 146 | #define planeA_w pipeA_w | 
| Christopher Ferris | 6a9755d | 2017-01-13 14:09:31 -0800 | [diff] [blame] | 147 | #define planeA_h pipeA_h | 
| Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 148 | #define planeB_x pipeB_x | 
| Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 149 | #define planeB_y pipeB_y | 
|  | 150 | #define planeB_w pipeB_w | 
| Christopher Ferris | 6a9755d | 2017-01-13 14:09:31 -0800 | [diff] [blame] | 151 | #define planeB_h pipeB_h | 
| Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 152 | #define I915_BOX_RING_EMPTY 0x1 | 
| Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 153 | #define I915_BOX_FLIP 0x2 | 
|  | 154 | #define I915_BOX_WAIT 0x4 | 
| Christopher Ferris | 6a9755d | 2017-01-13 14:09:31 -0800 | [diff] [blame] | 155 | #define I915_BOX_TEXTURE_LOAD 0x8 | 
| Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 156 | #define I915_BOX_LOST_CONTEXT 0x10 | 
| Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 157 | #define DRM_I915_INIT 0x00 | 
|  | 158 | #define DRM_I915_FLUSH 0x01 | 
| Christopher Ferris | 6a9755d | 2017-01-13 14:09:31 -0800 | [diff] [blame] | 159 | #define DRM_I915_FLIP 0x02 | 
| Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 160 | #define DRM_I915_BATCHBUFFER 0x03 | 
| Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 161 | #define DRM_I915_IRQ_EMIT 0x04 | 
|  | 162 | #define DRM_I915_IRQ_WAIT 0x05 | 
| Christopher Ferris | 6a9755d | 2017-01-13 14:09:31 -0800 | [diff] [blame] | 163 | #define DRM_I915_GETPARAM 0x06 | 
| Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 164 | #define DRM_I915_SETPARAM 0x07 | 
| Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 165 | #define DRM_I915_ALLOC 0x08 | 
|  | 166 | #define DRM_I915_FREE 0x09 | 
| Christopher Ferris | 6a9755d | 2017-01-13 14:09:31 -0800 | [diff] [blame] | 167 | #define DRM_I915_INIT_HEAP 0x0a | 
| Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 168 | #define DRM_I915_CMDBUFFER 0x0b | 
| Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 169 | #define DRM_I915_DESTROY_HEAP 0x0c | 
|  | 170 | #define DRM_I915_SET_VBLANK_PIPE 0x0d | 
| Christopher Ferris | 6a9755d | 2017-01-13 14:09:31 -0800 | [diff] [blame] | 171 | #define DRM_I915_GET_VBLANK_PIPE 0x0e | 
| Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 172 | #define DRM_I915_VBLANK_SWAP 0x0f | 
| Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 173 | #define DRM_I915_HWS_ADDR 0x11 | 
|  | 174 | #define DRM_I915_GEM_INIT 0x13 | 
| Christopher Ferris | 6a9755d | 2017-01-13 14:09:31 -0800 | [diff] [blame] | 175 | #define DRM_I915_GEM_EXECBUFFER 0x14 | 
| Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 176 | #define DRM_I915_GEM_PIN 0x15 | 
| Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 177 | #define DRM_I915_GEM_UNPIN 0x16 | 
|  | 178 | #define DRM_I915_GEM_BUSY 0x17 | 
| Christopher Ferris | 6a9755d | 2017-01-13 14:09:31 -0800 | [diff] [blame] | 179 | #define DRM_I915_GEM_THROTTLE 0x18 | 
| Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 180 | #define DRM_I915_GEM_ENTERVT 0x19 | 
| Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 181 | #define DRM_I915_GEM_LEAVEVT 0x1a | 
|  | 182 | #define DRM_I915_GEM_CREATE 0x1b | 
| Christopher Ferris | 6a9755d | 2017-01-13 14:09:31 -0800 | [diff] [blame] | 183 | #define DRM_I915_GEM_PREAD 0x1c | 
| Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 184 | #define DRM_I915_GEM_PWRITE 0x1d | 
| Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 185 | #define DRM_I915_GEM_MMAP 0x1e | 
|  | 186 | #define DRM_I915_GEM_SET_DOMAIN 0x1f | 
| Christopher Ferris | 6a9755d | 2017-01-13 14:09:31 -0800 | [diff] [blame] | 187 | #define DRM_I915_GEM_SW_FINISH 0x20 | 
| Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 188 | #define DRM_I915_GEM_SET_TILING 0x21 | 
| Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 189 | #define DRM_I915_GEM_GET_TILING 0x22 | 
|  | 190 | #define DRM_I915_GEM_GET_APERTURE 0x23 | 
| Christopher Ferris | 6a9755d | 2017-01-13 14:09:31 -0800 | [diff] [blame] | 191 | #define DRM_I915_GEM_MMAP_GTT 0x24 | 
| Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 192 | #define DRM_I915_GET_PIPE_FROM_CRTC_ID 0x25 | 
| Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 193 | #define DRM_I915_GEM_MADVISE 0x26 | 
|  | 194 | #define DRM_I915_OVERLAY_PUT_IMAGE 0x27 | 
| Christopher Ferris | 6a9755d | 2017-01-13 14:09:31 -0800 | [diff] [blame] | 195 | #define DRM_I915_OVERLAY_ATTRS 0x28 | 
| Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 196 | #define DRM_I915_GEM_EXECBUFFER2 0x29 | 
| Christopher Ferris | 525ce91 | 2017-07-26 13:12:53 -0700 | [diff] [blame] | 197 | #define DRM_I915_GEM_EXECBUFFER2_WR DRM_I915_GEM_EXECBUFFER2 | 
| Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 198 | #define DRM_I915_GET_SPRITE_COLORKEY 0x2a | 
|  | 199 | #define DRM_I915_SET_SPRITE_COLORKEY 0x2b | 
| Christopher Ferris | 6a9755d | 2017-01-13 14:09:31 -0800 | [diff] [blame] | 200 | #define DRM_I915_GEM_WAIT 0x2c | 
| Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 201 | #define DRM_I915_GEM_CONTEXT_CREATE 0x2d | 
| Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 202 | #define DRM_I915_GEM_CONTEXT_DESTROY 0x2e | 
|  | 203 | #define DRM_I915_GEM_SET_CACHING 0x2f | 
| Christopher Ferris | 6a9755d | 2017-01-13 14:09:31 -0800 | [diff] [blame] | 204 | #define DRM_I915_GEM_GET_CACHING 0x30 | 
| Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 205 | #define DRM_I915_REG_READ 0x31 | 
| Christopher Ferris | 38062f9 | 2014-07-09 15:33:25 -0700 | [diff] [blame] | 206 | #define DRM_I915_GET_RESET_STATS 0x32 | 
| Christopher Ferris | ba8d4f4 | 2014-09-03 19:56:49 -0700 | [diff] [blame] | 207 | #define DRM_I915_GEM_USERPTR 0x33 | 
| Christopher Ferris | 6a9755d | 2017-01-13 14:09:31 -0800 | [diff] [blame] | 208 | #define DRM_I915_GEM_CONTEXT_GETPARAM 0x34 | 
| Christopher Ferris | 05d08e9 | 2016-02-04 13:16:38 -0800 | [diff] [blame] | 209 | #define DRM_I915_GEM_CONTEXT_SETPARAM 0x35 | 
| Christopher Ferris | 525ce91 | 2017-07-26 13:12:53 -0700 | [diff] [blame] | 210 | #define DRM_I915_PERF_OPEN 0x36 | 
| Christopher Ferris | 1308ad3 | 2017-11-14 17:32:13 -0800 | [diff] [blame] | 211 | #define DRM_I915_PERF_ADD_CONFIG 0x37 | 
|  | 212 | #define DRM_I915_PERF_REMOVE_CONFIG 0x38 | 
| Christopher Ferris | 76a1d45 | 2018-06-27 14:12:29 -0700 | [diff] [blame] | 213 | #define DRM_I915_QUERY 0x39 | 
| Christopher Ferris | b8a95e2 | 2019-10-02 18:29:20 -0700 | [diff] [blame] | 214 | #define DRM_I915_GEM_VM_CREATE 0x3a | 
|  | 215 | #define DRM_I915_GEM_VM_DESTROY 0x3b | 
| Christopher Ferris | 3a39c0b | 2021-09-02 00:03:38 +0000 | [diff] [blame] | 216 | #define DRM_I915_GEM_CREATE_EXT 0x3c | 
| Tao Bao | d7db594 | 2015-01-28 10:07:51 -0800 | [diff] [blame] | 217 | #define DRM_IOCTL_I915_INIT DRM_IOW(DRM_COMMAND_BASE + DRM_I915_INIT, drm_i915_init_t) | 
|  | 218 | #define DRM_IOCTL_I915_FLUSH DRM_IO(DRM_COMMAND_BASE + DRM_I915_FLUSH) | 
| Christopher Ferris | 6a9755d | 2017-01-13 14:09:31 -0800 | [diff] [blame] | 219 | #define DRM_IOCTL_I915_FLIP DRM_IO(DRM_COMMAND_BASE + DRM_I915_FLIP) | 
| Tao Bao | d7db594 | 2015-01-28 10:07:51 -0800 | [diff] [blame] | 220 | #define DRM_IOCTL_I915_BATCHBUFFER DRM_IOW(DRM_COMMAND_BASE + DRM_I915_BATCHBUFFER, drm_i915_batchbuffer_t) | 
| Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 221 | #define DRM_IOCTL_I915_IRQ_EMIT DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_IRQ_EMIT, drm_i915_irq_emit_t) | 
| Tao Bao | d7db594 | 2015-01-28 10:07:51 -0800 | [diff] [blame] | 222 | #define DRM_IOCTL_I915_IRQ_WAIT DRM_IOW(DRM_COMMAND_BASE + DRM_I915_IRQ_WAIT, drm_i915_irq_wait_t) | 
| Christopher Ferris | 6a9755d | 2017-01-13 14:09:31 -0800 | [diff] [blame] | 223 | #define DRM_IOCTL_I915_GETPARAM DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GETPARAM, drm_i915_getparam_t) | 
| Tao Bao | d7db594 | 2015-01-28 10:07:51 -0800 | [diff] [blame] | 224 | #define DRM_IOCTL_I915_SETPARAM DRM_IOW(DRM_COMMAND_BASE + DRM_I915_SETPARAM, drm_i915_setparam_t) | 
| Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 225 | #define DRM_IOCTL_I915_ALLOC DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_ALLOC, drm_i915_mem_alloc_t) | 
| Tao Bao | d7db594 | 2015-01-28 10:07:51 -0800 | [diff] [blame] | 226 | #define DRM_IOCTL_I915_FREE DRM_IOW(DRM_COMMAND_BASE + DRM_I915_FREE, drm_i915_mem_free_t) | 
| Christopher Ferris | 6a9755d | 2017-01-13 14:09:31 -0800 | [diff] [blame] | 227 | #define DRM_IOCTL_I915_INIT_HEAP DRM_IOW(DRM_COMMAND_BASE + DRM_I915_INIT_HEAP, drm_i915_mem_init_heap_t) | 
| Tao Bao | d7db594 | 2015-01-28 10:07:51 -0800 | [diff] [blame] | 228 | #define DRM_IOCTL_I915_CMDBUFFER DRM_IOW(DRM_COMMAND_BASE + DRM_I915_CMDBUFFER, drm_i915_cmdbuffer_t) | 
|  | 229 | #define DRM_IOCTL_I915_DESTROY_HEAP DRM_IOW(DRM_COMMAND_BASE + DRM_I915_DESTROY_HEAP, drm_i915_mem_destroy_heap_t) | 
|  | 230 | #define DRM_IOCTL_I915_SET_VBLANK_PIPE DRM_IOW(DRM_COMMAND_BASE + DRM_I915_SET_VBLANK_PIPE, drm_i915_vblank_pipe_t) | 
| Christopher Ferris | 6a9755d | 2017-01-13 14:09:31 -0800 | [diff] [blame] | 231 | #define DRM_IOCTL_I915_GET_VBLANK_PIPE DRM_IOR(DRM_COMMAND_BASE + DRM_I915_GET_VBLANK_PIPE, drm_i915_vblank_pipe_t) | 
| Christopher Ferris | ba8d4f4 | 2014-09-03 19:56:49 -0700 | [diff] [blame] | 232 | #define DRM_IOCTL_I915_VBLANK_SWAP DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_VBLANK_SWAP, drm_i915_vblank_swap_t) | 
| Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 233 | #define DRM_IOCTL_I915_HWS_ADDR DRM_IOW(DRM_COMMAND_BASE + DRM_I915_HWS_ADDR, struct drm_i915_gem_init) | 
|  | 234 | #define DRM_IOCTL_I915_GEM_INIT DRM_IOW(DRM_COMMAND_BASE + DRM_I915_GEM_INIT, struct drm_i915_gem_init) | 
| Christopher Ferris | 6a9755d | 2017-01-13 14:09:31 -0800 | [diff] [blame] | 235 | #define DRM_IOCTL_I915_GEM_EXECBUFFER DRM_IOW(DRM_COMMAND_BASE + DRM_I915_GEM_EXECBUFFER, struct drm_i915_gem_execbuffer) | 
| Christopher Ferris | ba8d4f4 | 2014-09-03 19:56:49 -0700 | [diff] [blame] | 236 | #define DRM_IOCTL_I915_GEM_EXECBUFFER2 DRM_IOW(DRM_COMMAND_BASE + DRM_I915_GEM_EXECBUFFER2, struct drm_i915_gem_execbuffer2) | 
| Christopher Ferris | 525ce91 | 2017-07-26 13:12:53 -0700 | [diff] [blame] | 237 | #define DRM_IOCTL_I915_GEM_EXECBUFFER2_WR DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GEM_EXECBUFFER2_WR, struct drm_i915_gem_execbuffer2) | 
| Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 238 | #define DRM_IOCTL_I915_GEM_PIN DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GEM_PIN, struct drm_i915_gem_pin) | 
|  | 239 | #define DRM_IOCTL_I915_GEM_UNPIN DRM_IOW(DRM_COMMAND_BASE + DRM_I915_GEM_UNPIN, struct drm_i915_gem_unpin) | 
| Christopher Ferris | 6a9755d | 2017-01-13 14:09:31 -0800 | [diff] [blame] | 240 | #define DRM_IOCTL_I915_GEM_BUSY DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GEM_BUSY, struct drm_i915_gem_busy) | 
| Christopher Ferris | ba8d4f4 | 2014-09-03 19:56:49 -0700 | [diff] [blame] | 241 | #define DRM_IOCTL_I915_GEM_SET_CACHING DRM_IOW(DRM_COMMAND_BASE + DRM_I915_GEM_SET_CACHING, struct drm_i915_gem_caching) | 
| Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 242 | #define DRM_IOCTL_I915_GEM_GET_CACHING DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GEM_GET_CACHING, struct drm_i915_gem_caching) | 
| Tao Bao | d7db594 | 2015-01-28 10:07:51 -0800 | [diff] [blame] | 243 | #define DRM_IOCTL_I915_GEM_THROTTLE DRM_IO(DRM_COMMAND_BASE + DRM_I915_GEM_THROTTLE) | 
| Christopher Ferris | 6a9755d | 2017-01-13 14:09:31 -0800 | [diff] [blame] | 244 | #define DRM_IOCTL_I915_GEM_ENTERVT DRM_IO(DRM_COMMAND_BASE + DRM_I915_GEM_ENTERVT) | 
| Christopher Ferris | ba8d4f4 | 2014-09-03 19:56:49 -0700 | [diff] [blame] | 245 | #define DRM_IOCTL_I915_GEM_LEAVEVT DRM_IO(DRM_COMMAND_BASE + DRM_I915_GEM_LEAVEVT) | 
| Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 246 | #define DRM_IOCTL_I915_GEM_CREATE DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GEM_CREATE, struct drm_i915_gem_create) | 
| Christopher Ferris | 3a39c0b | 2021-09-02 00:03:38 +0000 | [diff] [blame] | 247 | #define DRM_IOCTL_I915_GEM_CREATE_EXT DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GEM_CREATE_EXT, struct drm_i915_gem_create_ext) | 
| Tao Bao | d7db594 | 2015-01-28 10:07:51 -0800 | [diff] [blame] | 248 | #define DRM_IOCTL_I915_GEM_PREAD DRM_IOW(DRM_COMMAND_BASE + DRM_I915_GEM_PREAD, struct drm_i915_gem_pread) | 
| Christopher Ferris | 6a9755d | 2017-01-13 14:09:31 -0800 | [diff] [blame] | 249 | #define DRM_IOCTL_I915_GEM_PWRITE DRM_IOW(DRM_COMMAND_BASE + DRM_I915_GEM_PWRITE, struct drm_i915_gem_pwrite) | 
| Christopher Ferris | ba8d4f4 | 2014-09-03 19:56:49 -0700 | [diff] [blame] | 250 | #define DRM_IOCTL_I915_GEM_MMAP DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GEM_MMAP, struct drm_i915_gem_mmap) | 
| Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 251 | #define DRM_IOCTL_I915_GEM_MMAP_GTT DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GEM_MMAP_GTT, struct drm_i915_gem_mmap_gtt) | 
| Christopher Ferris | bb9fcb4 | 2020-04-06 11:38:04 -0700 | [diff] [blame] | 252 | #define DRM_IOCTL_I915_GEM_MMAP_OFFSET DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GEM_MMAP_GTT, struct drm_i915_gem_mmap_offset) | 
| Tao Bao | d7db594 | 2015-01-28 10:07:51 -0800 | [diff] [blame] | 253 | #define DRM_IOCTL_I915_GEM_SET_DOMAIN DRM_IOW(DRM_COMMAND_BASE + DRM_I915_GEM_SET_DOMAIN, struct drm_i915_gem_set_domain) | 
| Christopher Ferris | 6a9755d | 2017-01-13 14:09:31 -0800 | [diff] [blame] | 254 | #define DRM_IOCTL_I915_GEM_SW_FINISH DRM_IOW(DRM_COMMAND_BASE + DRM_I915_GEM_SW_FINISH, struct drm_i915_gem_sw_finish) | 
| Tao Bao | d7db594 | 2015-01-28 10:07:51 -0800 | [diff] [blame] | 255 | #define DRM_IOCTL_I915_GEM_SET_TILING DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GEM_SET_TILING, struct drm_i915_gem_set_tiling) | 
|  | 256 | #define DRM_IOCTL_I915_GEM_GET_TILING DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GEM_GET_TILING, struct drm_i915_gem_get_tiling) | 
|  | 257 | #define DRM_IOCTL_I915_GEM_GET_APERTURE DRM_IOR(DRM_COMMAND_BASE + DRM_I915_GEM_GET_APERTURE, struct drm_i915_gem_get_aperture) | 
| Christopher Ferris | 6a9755d | 2017-01-13 14:09:31 -0800 | [diff] [blame] | 258 | #define DRM_IOCTL_I915_GET_PIPE_FROM_CRTC_ID DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GET_PIPE_FROM_CRTC_ID, struct drm_i915_get_pipe_from_crtc_id) | 
| Christopher Ferris | ba8d4f4 | 2014-09-03 19:56:49 -0700 | [diff] [blame] | 259 | #define DRM_IOCTL_I915_GEM_MADVISE DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GEM_MADVISE, struct drm_i915_gem_madvise) | 
| Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 260 | #define DRM_IOCTL_I915_OVERLAY_PUT_IMAGE DRM_IOW(DRM_COMMAND_BASE + DRM_I915_OVERLAY_PUT_IMAGE, struct drm_intel_overlay_put_image) | 
|  | 261 | #define DRM_IOCTL_I915_OVERLAY_ATTRS DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_OVERLAY_ATTRS, struct drm_intel_overlay_attrs) | 
| Christopher Ferris | 6a9755d | 2017-01-13 14:09:31 -0800 | [diff] [blame] | 262 | #define DRM_IOCTL_I915_SET_SPRITE_COLORKEY DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_SET_SPRITE_COLORKEY, struct drm_intel_sprite_colorkey) | 
| Christopher Ferris | 05d08e9 | 2016-02-04 13:16:38 -0800 | [diff] [blame] | 263 | #define DRM_IOCTL_I915_GET_SPRITE_COLORKEY DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GET_SPRITE_COLORKEY, struct drm_intel_sprite_colorkey) | 
| Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 264 | #define DRM_IOCTL_I915_GEM_WAIT DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GEM_WAIT, struct drm_i915_gem_wait) | 
| Tao Bao | d7db594 | 2015-01-28 10:07:51 -0800 | [diff] [blame] | 265 | #define DRM_IOCTL_I915_GEM_CONTEXT_CREATE DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GEM_CONTEXT_CREATE, struct drm_i915_gem_context_create) | 
| Christopher Ferris | aeddbcf | 2019-07-08 12:45:46 -0700 | [diff] [blame] | 266 | #define DRM_IOCTL_I915_GEM_CONTEXT_CREATE_EXT DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GEM_CONTEXT_CREATE, struct drm_i915_gem_context_create_ext) | 
| Christopher Ferris | 6a9755d | 2017-01-13 14:09:31 -0800 | [diff] [blame] | 267 | #define DRM_IOCTL_I915_GEM_CONTEXT_DESTROY DRM_IOW(DRM_COMMAND_BASE + DRM_I915_GEM_CONTEXT_DESTROY, struct drm_i915_gem_context_destroy) | 
| Tao Bao | d7db594 | 2015-01-28 10:07:51 -0800 | [diff] [blame] | 268 | #define DRM_IOCTL_I915_REG_READ DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_REG_READ, struct drm_i915_reg_read) | 
|  | 269 | #define DRM_IOCTL_I915_GET_RESET_STATS DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GET_RESET_STATS, struct drm_i915_reset_stats) | 
|  | 270 | #define DRM_IOCTL_I915_GEM_USERPTR DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GEM_USERPTR, struct drm_i915_gem_userptr) | 
| Christopher Ferris | 6a9755d | 2017-01-13 14:09:31 -0800 | [diff] [blame] | 271 | #define DRM_IOCTL_I915_GEM_CONTEXT_GETPARAM DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GEM_CONTEXT_GETPARAM, struct drm_i915_gem_context_param) | 
| Christopher Ferris | 05d08e9 | 2016-02-04 13:16:38 -0800 | [diff] [blame] | 272 | #define DRM_IOCTL_I915_GEM_CONTEXT_SETPARAM DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GEM_CONTEXT_SETPARAM, struct drm_i915_gem_context_param) | 
| Christopher Ferris | 525ce91 | 2017-07-26 13:12:53 -0700 | [diff] [blame] | 273 | #define DRM_IOCTL_I915_PERF_OPEN DRM_IOW(DRM_COMMAND_BASE + DRM_I915_PERF_OPEN, struct drm_i915_perf_open_param) | 
| Christopher Ferris | 1308ad3 | 2017-11-14 17:32:13 -0800 | [diff] [blame] | 274 | #define DRM_IOCTL_I915_PERF_ADD_CONFIG DRM_IOW(DRM_COMMAND_BASE + DRM_I915_PERF_ADD_CONFIG, struct drm_i915_perf_oa_config) | 
|  | 275 | #define DRM_IOCTL_I915_PERF_REMOVE_CONFIG DRM_IOW(DRM_COMMAND_BASE + DRM_I915_PERF_REMOVE_CONFIG, __u64) | 
| Christopher Ferris | 76a1d45 | 2018-06-27 14:12:29 -0700 | [diff] [blame] | 276 | #define DRM_IOCTL_I915_QUERY DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_QUERY, struct drm_i915_query) | 
| Christopher Ferris | b8a95e2 | 2019-10-02 18:29:20 -0700 | [diff] [blame] | 277 | #define DRM_IOCTL_I915_GEM_VM_CREATE DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GEM_VM_CREATE, struct drm_i915_gem_vm_control) | 
|  | 278 | #define DRM_IOCTL_I915_GEM_VM_DESTROY DRM_IOW(DRM_COMMAND_BASE + DRM_I915_GEM_VM_DESTROY, struct drm_i915_gem_vm_control) | 
| Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 279 | typedef struct drm_i915_batchbuffer { | 
| Tao Bao | d7db594 | 2015-01-28 10:07:51 -0800 | [diff] [blame] | 280 | int start; | 
| Christopher Ferris | 6a9755d | 2017-01-13 14:09:31 -0800 | [diff] [blame] | 281 | int used; | 
| Tao Bao | d7db594 | 2015-01-28 10:07:51 -0800 | [diff] [blame] | 282 | int DR1; | 
|  | 283 | int DR4; | 
| Tao Bao | d7db594 | 2015-01-28 10:07:51 -0800 | [diff] [blame] | 284 | int num_cliprects; | 
| Elliott Hughes | 0f0c18f | 2023-03-29 15:53:31 -0700 | [diff] [blame] | 285 | struct drm_clip_rect  * cliprects; | 
| Christopher Ferris | 38062f9 | 2014-07-09 15:33:25 -0700 | [diff] [blame] | 286 | } drm_i915_batchbuffer_t; | 
| Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 287 | typedef struct _drm_i915_cmdbuffer { | 
| Elliott Hughes | 0f0c18f | 2023-03-29 15:53:31 -0700 | [diff] [blame] | 288 | char  * buf; | 
| Christopher Ferris | 6a9755d | 2017-01-13 14:09:31 -0800 | [diff] [blame] | 289 | int sz; | 
| Tao Bao | d7db594 | 2015-01-28 10:07:51 -0800 | [diff] [blame] | 290 | int DR1; | 
|  | 291 | int DR4; | 
| Tao Bao | d7db594 | 2015-01-28 10:07:51 -0800 | [diff] [blame] | 292 | int num_cliprects; | 
| Elliott Hughes | 0f0c18f | 2023-03-29 15:53:31 -0700 | [diff] [blame] | 293 | struct drm_clip_rect  * cliprects; | 
| Christopher Ferris | 38062f9 | 2014-07-09 15:33:25 -0700 | [diff] [blame] | 294 | } drm_i915_cmdbuffer_t; | 
| Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 295 | typedef struct drm_i915_irq_emit { | 
| Elliott Hughes | 0f0c18f | 2023-03-29 15:53:31 -0700 | [diff] [blame] | 296 | int  * irq_seq; | 
| Christopher Ferris | 6a9755d | 2017-01-13 14:09:31 -0800 | [diff] [blame] | 297 | } drm_i915_irq_emit_t; | 
| Christopher Ferris | 38062f9 | 2014-07-09 15:33:25 -0700 | [diff] [blame] | 298 | typedef struct drm_i915_irq_wait { | 
| Tao Bao | d7db594 | 2015-01-28 10:07:51 -0800 | [diff] [blame] | 299 | int irq_seq; | 
| Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 300 | } drm_i915_irq_wait_t; | 
| Christopher Ferris | d842e43 | 2019-03-07 10:21:59 -0800 | [diff] [blame] | 301 | #define I915_GEM_PPGTT_NONE 0 | 
|  | 302 | #define I915_GEM_PPGTT_ALIASING 1 | 
|  | 303 | #define I915_GEM_PPGTT_FULL 2 | 
| Christopher Ferris | 6a9755d | 2017-01-13 14:09:31 -0800 | [diff] [blame] | 304 | #define I915_PARAM_IRQ_ACTIVE 1 | 
| Christopher Ferris | 38062f9 | 2014-07-09 15:33:25 -0700 | [diff] [blame] | 305 | #define I915_PARAM_ALLOW_BATCHBUFFER 2 | 
| Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 306 | #define I915_PARAM_LAST_DISPATCH 3 | 
|  | 307 | #define I915_PARAM_CHIPSET_ID 4 | 
| Christopher Ferris | 6a9755d | 2017-01-13 14:09:31 -0800 | [diff] [blame] | 308 | #define I915_PARAM_HAS_GEM 5 | 
| Christopher Ferris | 38062f9 | 2014-07-09 15:33:25 -0700 | [diff] [blame] | 309 | #define I915_PARAM_NUM_FENCES_AVAIL 6 | 
| Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 310 | #define I915_PARAM_HAS_OVERLAY 7 | 
|  | 311 | #define I915_PARAM_HAS_PAGEFLIPPING 8 | 
| Christopher Ferris | 6a9755d | 2017-01-13 14:09:31 -0800 | [diff] [blame] | 312 | #define I915_PARAM_HAS_EXECBUF2 9 | 
| Christopher Ferris | 38062f9 | 2014-07-09 15:33:25 -0700 | [diff] [blame] | 313 | #define I915_PARAM_HAS_BSD 10 | 
| Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 314 | #define I915_PARAM_HAS_BLT 11 | 
|  | 315 | #define I915_PARAM_HAS_RELAXED_FENCING 12 | 
| Christopher Ferris | 6a9755d | 2017-01-13 14:09:31 -0800 | [diff] [blame] | 316 | #define I915_PARAM_HAS_COHERENT_RINGS 13 | 
| Christopher Ferris | 38062f9 | 2014-07-09 15:33:25 -0700 | [diff] [blame] | 317 | #define I915_PARAM_HAS_EXEC_CONSTANTS 14 | 
| Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 318 | #define I915_PARAM_HAS_RELAXED_DELTA 15 | 
|  | 319 | #define I915_PARAM_HAS_GEN7_SOL_RESET 16 | 
| Christopher Ferris | 6a9755d | 2017-01-13 14:09:31 -0800 | [diff] [blame] | 320 | #define I915_PARAM_HAS_LLC 17 | 
| Christopher Ferris | 38062f9 | 2014-07-09 15:33:25 -0700 | [diff] [blame] | 321 | #define I915_PARAM_HAS_ALIASING_PPGTT 18 | 
| Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 322 | #define I915_PARAM_HAS_WAIT_TIMEOUT 19 | 
|  | 323 | #define I915_PARAM_HAS_SEMAPHORES 20 | 
| Christopher Ferris | 6a9755d | 2017-01-13 14:09:31 -0800 | [diff] [blame] | 324 | #define I915_PARAM_HAS_PRIME_VMAP_FLUSH 21 | 
| Christopher Ferris | 38062f9 | 2014-07-09 15:33:25 -0700 | [diff] [blame] | 325 | #define I915_PARAM_HAS_VEBOX 22 | 
| Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 326 | #define I915_PARAM_HAS_SECURE_BATCHES 23 | 
|  | 327 | #define I915_PARAM_HAS_PINNED_BATCHES 24 | 
| Christopher Ferris | 6a9755d | 2017-01-13 14:09:31 -0800 | [diff] [blame] | 328 | #define I915_PARAM_HAS_EXEC_NO_RELOC 25 | 
| Christopher Ferris | 38062f9 | 2014-07-09 15:33:25 -0700 | [diff] [blame] | 329 | #define I915_PARAM_HAS_EXEC_HANDLE_LUT 26 | 
|  | 330 | #define I915_PARAM_HAS_WT 27 | 
| Christopher Ferris | ba8d4f4 | 2014-09-03 19:56:49 -0700 | [diff] [blame] | 331 | #define I915_PARAM_CMD_PARSER_VERSION 28 | 
| Christopher Ferris | 6a9755d | 2017-01-13 14:09:31 -0800 | [diff] [blame] | 332 | #define I915_PARAM_HAS_COHERENT_PHYS_GTT 29 | 
| Christopher Ferris | 05d08e9 | 2016-02-04 13:16:38 -0800 | [diff] [blame] | 333 | #define I915_PARAM_MMAP_VERSION 30 | 
|  | 334 | #define I915_PARAM_HAS_BSD2 31 | 
| Christopher Ferris | 05d08e9 | 2016-02-04 13:16:38 -0800 | [diff] [blame] | 335 | #define I915_PARAM_REVISION 32 | 
| Christopher Ferris | 6a9755d | 2017-01-13 14:09:31 -0800 | [diff] [blame] | 336 | #define I915_PARAM_SUBSLICE_TOTAL 33 | 
| Christopher Ferris | 05d08e9 | 2016-02-04 13:16:38 -0800 | [diff] [blame] | 337 | #define I915_PARAM_EU_TOTAL 34 | 
|  | 338 | #define I915_PARAM_HAS_GPU_RESET 35 | 
| Christopher Ferris | 05d08e9 | 2016-02-04 13:16:38 -0800 | [diff] [blame] | 339 | #define I915_PARAM_HAS_RESOURCE_STREAMER 36 | 
| Christopher Ferris | 6a9755d | 2017-01-13 14:09:31 -0800 | [diff] [blame] | 340 | #define I915_PARAM_HAS_EXEC_SOFTPIN 37 | 
| Christopher Ferris | 49f525c | 2016-12-12 14:55:36 -0800 | [diff] [blame] | 341 | #define I915_PARAM_HAS_POOLED_EU 38 | 
|  | 342 | #define I915_PARAM_MIN_EU_IN_POOL 39 | 
| Christopher Ferris | 6a9755d | 2017-01-13 14:09:31 -0800 | [diff] [blame] | 343 | #define I915_PARAM_MMAP_GTT_VERSION 40 | 
| Christopher Ferris | 48af7cb | 2017-02-21 12:35:09 -0800 | [diff] [blame] | 344 | #define I915_PARAM_HAS_SCHEDULER 41 | 
| Christopher Ferris | 934ec94 | 2018-01-31 15:29:16 -0800 | [diff] [blame] | 345 | #define I915_SCHEDULER_CAP_ENABLED (1ul << 0) | 
|  | 346 | #define I915_SCHEDULER_CAP_PRIORITY (1ul << 1) | 
|  | 347 | #define I915_SCHEDULER_CAP_PREEMPTION (1ul << 2) | 
| Christopher Ferris | aeddbcf | 2019-07-08 12:45:46 -0700 | [diff] [blame] | 348 | #define I915_SCHEDULER_CAP_SEMAPHORES (1ul << 3) | 
| Christopher Ferris | 9584fa4 | 2019-12-09 15:36:13 -0800 | [diff] [blame] | 349 | #define I915_SCHEDULER_CAP_ENGINE_BUSY_STATS (1ul << 4) | 
| Christopher Ferris | 2abfa9e | 2021-11-01 16:26:06 -0700 | [diff] [blame] | 350 | #define I915_SCHEDULER_CAP_STATIC_PRIORITY_MAP (1ul << 5) | 
| Christopher Ferris | 525ce91 | 2017-07-26 13:12:53 -0700 | [diff] [blame] | 351 | #define I915_PARAM_HUC_STATUS 42 | 
|  | 352 | #define I915_PARAM_HAS_EXEC_ASYNC 43 | 
|  | 353 | #define I915_PARAM_HAS_EXEC_FENCE 44 | 
| Christopher Ferris | 1308ad3 | 2017-11-14 17:32:13 -0800 | [diff] [blame] | 354 | #define I915_PARAM_HAS_EXEC_CAPTURE 45 | 
|  | 355 | #define I915_PARAM_SLICE_MASK 46 | 
|  | 356 | #define I915_PARAM_SUBSLICE_MASK 47 | 
|  | 357 | #define I915_PARAM_HAS_EXEC_BATCH_FIRST 48 | 
|  | 358 | #define I915_PARAM_HAS_EXEC_FENCE_ARRAY 49 | 
| Christopher Ferris | 76a1d45 | 2018-06-27 14:12:29 -0700 | [diff] [blame] | 359 | #define I915_PARAM_HAS_CONTEXT_ISOLATION 50 | 
|  | 360 | #define I915_PARAM_CS_TIMESTAMP_FREQUENCY 51 | 
| Christopher Ferris | 86a4837 | 2019-01-10 14:14:59 -0800 | [diff] [blame] | 361 | #define I915_PARAM_MMAP_GTT_COHERENT 52 | 
| Christopher Ferris | b8a95e2 | 2019-10-02 18:29:20 -0700 | [diff] [blame] | 362 | #define I915_PARAM_HAS_EXEC_SUBMIT_FENCE 53 | 
| Christopher Ferris | d32ca14 | 2020-02-04 16:16:51 -0800 | [diff] [blame] | 363 | #define I915_PARAM_PERF_REVISION 54 | 
| Christopher Ferris | 32ff3f8 | 2020-12-14 13:10:04 -0800 | [diff] [blame] | 364 | #define I915_PARAM_HAS_EXEC_TIMELINE_FENCES 55 | 
| Christopher Ferris | 2abfa9e | 2021-11-01 16:26:06 -0700 | [diff] [blame] | 365 | #define I915_PARAM_HAS_USERPTR_PROBE 56 | 
| Christopher Ferris | 8b7fdc9 | 2023-02-21 13:36:32 -0800 | [diff] [blame] | 366 | #define I915_PARAM_OA_TIMESTAMP_FREQUENCY 57 | 
| Christopher Ferris | 8666d04 | 2023-09-06 14:55:31 -0700 | [diff] [blame] | 367 | #define I915_PARAM_PXP_STATUS 58 | 
| Christopher Ferris | 7ac54f5 | 2024-08-07 21:07:12 +0000 | [diff] [blame] | 368 | #define I915_PARAM_HAS_CONTEXT_FREQ_HINT 59 | 
| Christopher Ferris | 7447a1c | 2022-10-04 18:24:44 -0700 | [diff] [blame] | 369 | struct drm_i915_getparam { | 
| Christopher Ferris | 05d08e9 | 2016-02-04 13:16:38 -0800 | [diff] [blame] | 370 | __s32 param; | 
| Elliott Hughes | 0f0c18f | 2023-03-29 15:53:31 -0700 | [diff] [blame] | 371 | int  * value; | 
| Christopher Ferris | 7447a1c | 2022-10-04 18:24:44 -0700 | [diff] [blame] | 372 | }; | 
|  | 373 | typedef struct drm_i915_getparam drm_i915_getparam_t; | 
| Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 374 | #define I915_SETPARAM_USE_MI_BATCHBUFFER_START 1 | 
|  | 375 | #define I915_SETPARAM_TEX_LRU_LOG_GRANULARITY 2 | 
|  | 376 | #define I915_SETPARAM_ALLOW_BATCHBUFFER 3 | 
| Christopher Ferris | 48af7cb | 2017-02-21 12:35:09 -0800 | [diff] [blame] | 377 | #define I915_SETPARAM_NUM_USED_FENCES 4 | 
| Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 378 | typedef struct drm_i915_setparam { | 
| Tao Bao | d7db594 | 2015-01-28 10:07:51 -0800 | [diff] [blame] | 379 | int param; | 
|  | 380 | int value; | 
| Christopher Ferris | 48af7cb | 2017-02-21 12:35:09 -0800 | [diff] [blame] | 381 | } drm_i915_setparam_t; | 
| Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 382 | #define I915_MEM_REGION_AGP 1 | 
|  | 383 | typedef struct drm_i915_mem_alloc { | 
| Tao Bao | d7db594 | 2015-01-28 10:07:51 -0800 | [diff] [blame] | 384 | int region; | 
| Christopher Ferris | 48af7cb | 2017-02-21 12:35:09 -0800 | [diff] [blame] | 385 | int alignment; | 
| Tao Bao | d7db594 | 2015-01-28 10:07:51 -0800 | [diff] [blame] | 386 | int size; | 
| Elliott Hughes | 0f0c18f | 2023-03-29 15:53:31 -0700 | [diff] [blame] | 387 | int  * region_offset; | 
| Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 388 | } drm_i915_mem_alloc_t; | 
| Christopher Ferris | 48af7cb | 2017-02-21 12:35:09 -0800 | [diff] [blame] | 389 | typedef struct drm_i915_mem_free { | 
| Tao Bao | d7db594 | 2015-01-28 10:07:51 -0800 | [diff] [blame] | 390 | int region; | 
|  | 391 | int region_offset; | 
| Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 392 | } drm_i915_mem_free_t; | 
| Christopher Ferris | 48af7cb | 2017-02-21 12:35:09 -0800 | [diff] [blame] | 393 | typedef struct drm_i915_mem_init_heap { | 
| Tao Bao | d7db594 | 2015-01-28 10:07:51 -0800 | [diff] [blame] | 394 | int region; | 
|  | 395 | int size; | 
|  | 396 | int start; | 
| Christopher Ferris | 48af7cb | 2017-02-21 12:35:09 -0800 | [diff] [blame] | 397 | } drm_i915_mem_init_heap_t; | 
| Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 398 | typedef struct drm_i915_mem_destroy_heap { | 
| Tao Bao | d7db594 | 2015-01-28 10:07:51 -0800 | [diff] [blame] | 399 | int region; | 
| Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 400 | } drm_i915_mem_destroy_heap_t; | 
| Christopher Ferris | 48af7cb | 2017-02-21 12:35:09 -0800 | [diff] [blame] | 401 | #define DRM_I915_VBLANK_PIPE_A 1 | 
| Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 402 | #define DRM_I915_VBLANK_PIPE_B 2 | 
|  | 403 | typedef struct drm_i915_vblank_pipe { | 
| Tao Bao | d7db594 | 2015-01-28 10:07:51 -0800 | [diff] [blame] | 404 | int pipe; | 
| Christopher Ferris | 48af7cb | 2017-02-21 12:35:09 -0800 | [diff] [blame] | 405 | } drm_i915_vblank_pipe_t; | 
| Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 406 | typedef struct drm_i915_vblank_swap { | 
| Tao Bao | d7db594 | 2015-01-28 10:07:51 -0800 | [diff] [blame] | 407 | drm_drawable_t drawable; | 
|  | 408 | enum drm_vblank_seq_type seqtype; | 
| Christopher Ferris | 48af7cb | 2017-02-21 12:35:09 -0800 | [diff] [blame] | 409 | unsigned int sequence; | 
| Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 410 | } drm_i915_vblank_swap_t; | 
|  | 411 | typedef struct drm_i915_hws_addr { | 
| Tao Bao | d7db594 | 2015-01-28 10:07:51 -0800 | [diff] [blame] | 412 | __u64 addr; | 
| Christopher Ferris | 48af7cb | 2017-02-21 12:35:09 -0800 | [diff] [blame] | 413 | } drm_i915_hws_addr_t; | 
| Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 414 | struct drm_i915_gem_init { | 
| Tao Bao | d7db594 | 2015-01-28 10:07:51 -0800 | [diff] [blame] | 415 | __u64 gtt_start; | 
|  | 416 | __u64 gtt_end; | 
| Christopher Ferris | 48af7cb | 2017-02-21 12:35:09 -0800 | [diff] [blame] | 417 | }; | 
| Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 418 | struct drm_i915_gem_create { | 
| Tao Bao | d7db594 | 2015-01-28 10:07:51 -0800 | [diff] [blame] | 419 | __u64 size; | 
|  | 420 | __u32 handle; | 
| Christopher Ferris | 48af7cb | 2017-02-21 12:35:09 -0800 | [diff] [blame] | 421 | __u32 pad; | 
| Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 422 | }; | 
|  | 423 | struct drm_i915_gem_pread { | 
| Tao Bao | d7db594 | 2015-01-28 10:07:51 -0800 | [diff] [blame] | 424 | __u32 handle; | 
| Christopher Ferris | 48af7cb | 2017-02-21 12:35:09 -0800 | [diff] [blame] | 425 | __u32 pad; | 
| Tao Bao | d7db594 | 2015-01-28 10:07:51 -0800 | [diff] [blame] | 426 | __u64 offset; | 
|  | 427 | __u64 size; | 
|  | 428 | __u64 data_ptr; | 
| Christopher Ferris | 48af7cb | 2017-02-21 12:35:09 -0800 | [diff] [blame] | 429 | }; | 
| Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 430 | struct drm_i915_gem_pwrite { | 
| Tao Bao | d7db594 | 2015-01-28 10:07:51 -0800 | [diff] [blame] | 431 | __u32 handle; | 
|  | 432 | __u32 pad; | 
| Christopher Ferris | 48af7cb | 2017-02-21 12:35:09 -0800 | [diff] [blame] | 433 | __u64 offset; | 
| Tao Bao | d7db594 | 2015-01-28 10:07:51 -0800 | [diff] [blame] | 434 | __u64 size; | 
|  | 435 | __u64 data_ptr; | 
| Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 436 | }; | 
| Christopher Ferris | 48af7cb | 2017-02-21 12:35:09 -0800 | [diff] [blame] | 437 | struct drm_i915_gem_mmap { | 
| Tao Bao | d7db594 | 2015-01-28 10:07:51 -0800 | [diff] [blame] | 438 | __u32 handle; | 
|  | 439 | __u32 pad; | 
|  | 440 | __u64 offset; | 
| Christopher Ferris | 48af7cb | 2017-02-21 12:35:09 -0800 | [diff] [blame] | 441 | __u64 size; | 
| Tao Bao | d7db594 | 2015-01-28 10:07:51 -0800 | [diff] [blame] | 442 | __u64 addr_ptr; | 
| Christopher Ferris | 05d08e9 | 2016-02-04 13:16:38 -0800 | [diff] [blame] | 443 | __u64 flags; | 
|  | 444 | #define I915_MMAP_WC 0x1 | 
| Christopher Ferris | 48af7cb | 2017-02-21 12:35:09 -0800 | [diff] [blame] | 445 | }; | 
| Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 446 | struct drm_i915_gem_mmap_gtt { | 
| Tao Bao | d7db594 | 2015-01-28 10:07:51 -0800 | [diff] [blame] | 447 | __u32 handle; | 
|  | 448 | __u32 pad; | 
| Christopher Ferris | 48af7cb | 2017-02-21 12:35:09 -0800 | [diff] [blame] | 449 | __u64 offset; | 
| Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 450 | }; | 
| Christopher Ferris | bb9fcb4 | 2020-04-06 11:38:04 -0700 | [diff] [blame] | 451 | struct drm_i915_gem_mmap_offset { | 
|  | 452 | __u32 handle; | 
|  | 453 | __u32 pad; | 
|  | 454 | __u64 offset; | 
|  | 455 | __u64 flags; | 
|  | 456 | #define I915_MMAP_OFFSET_GTT 0 | 
|  | 457 | #define I915_MMAP_OFFSET_WC 1 | 
|  | 458 | #define I915_MMAP_OFFSET_WB 2 | 
|  | 459 | #define I915_MMAP_OFFSET_UC 3 | 
| Christopher Ferris | 2abfa9e | 2021-11-01 16:26:06 -0700 | [diff] [blame] | 460 | #define I915_MMAP_OFFSET_FIXED 4 | 
| Christopher Ferris | bb9fcb4 | 2020-04-06 11:38:04 -0700 | [diff] [blame] | 461 | __u64 extensions; | 
|  | 462 | }; | 
| Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 463 | struct drm_i915_gem_set_domain { | 
| Tao Bao | d7db594 | 2015-01-28 10:07:51 -0800 | [diff] [blame] | 464 | __u32 handle; | 
| Christopher Ferris | 48af7cb | 2017-02-21 12:35:09 -0800 | [diff] [blame] | 465 | __u32 read_domains; | 
| Tao Bao | d7db594 | 2015-01-28 10:07:51 -0800 | [diff] [blame] | 466 | __u32 write_domain; | 
| Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 467 | }; | 
| Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 468 | struct drm_i915_gem_sw_finish { | 
| Christopher Ferris | 48af7cb | 2017-02-21 12:35:09 -0800 | [diff] [blame] | 469 | __u32 handle; | 
| Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 470 | }; | 
|  | 471 | struct drm_i915_gem_relocation_entry { | 
| Tao Bao | d7db594 | 2015-01-28 10:07:51 -0800 | [diff] [blame] | 472 | __u32 target_handle; | 
| Christopher Ferris | 48af7cb | 2017-02-21 12:35:09 -0800 | [diff] [blame] | 473 | __u32 delta; | 
| Tao Bao | d7db594 | 2015-01-28 10:07:51 -0800 | [diff] [blame] | 474 | __u64 offset; | 
| Tao Bao | d7db594 | 2015-01-28 10:07:51 -0800 | [diff] [blame] | 475 | __u64 presumed_offset; | 
|  | 476 | __u32 read_domains; | 
| Christopher Ferris | 48af7cb | 2017-02-21 12:35:09 -0800 | [diff] [blame] | 477 | __u32 write_domain; | 
| Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 478 | }; | 
|  | 479 | #define I915_GEM_DOMAIN_CPU 0x00000001 | 
| Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 480 | #define I915_GEM_DOMAIN_RENDER 0x00000002 | 
| Christopher Ferris | 48af7cb | 2017-02-21 12:35:09 -0800 | [diff] [blame] | 481 | #define I915_GEM_DOMAIN_SAMPLER 0x00000004 | 
| Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 482 | #define I915_GEM_DOMAIN_COMMAND 0x00000008 | 
|  | 483 | #define I915_GEM_DOMAIN_INSTRUCTION 0x00000010 | 
| Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 484 | #define I915_GEM_DOMAIN_VERTEX 0x00000020 | 
| Christopher Ferris | 48af7cb | 2017-02-21 12:35:09 -0800 | [diff] [blame] | 485 | #define I915_GEM_DOMAIN_GTT 0x00000040 | 
| Christopher Ferris | 1308ad3 | 2017-11-14 17:32:13 -0800 | [diff] [blame] | 486 | #define I915_GEM_DOMAIN_WC 0x00000080 | 
| Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 487 | struct drm_i915_gem_exec_object { | 
| Tao Bao | d7db594 | 2015-01-28 10:07:51 -0800 | [diff] [blame] | 488 | __u32 handle; | 
|  | 489 | __u32 relocation_count; | 
| Christopher Ferris | 48af7cb | 2017-02-21 12:35:09 -0800 | [diff] [blame] | 490 | __u64 relocs_ptr; | 
| Tao Bao | d7db594 | 2015-01-28 10:07:51 -0800 | [diff] [blame] | 491 | __u64 alignment; | 
| Tao Bao | d7db594 | 2015-01-28 10:07:51 -0800 | [diff] [blame] | 492 | __u64 offset; | 
| Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 493 | }; | 
| Christopher Ferris | 48af7cb | 2017-02-21 12:35:09 -0800 | [diff] [blame] | 494 | struct drm_i915_gem_execbuffer { | 
| Tao Bao | d7db594 | 2015-01-28 10:07:51 -0800 | [diff] [blame] | 495 | __u64 buffers_ptr; | 
| Tao Bao | d7db594 | 2015-01-28 10:07:51 -0800 | [diff] [blame] | 496 | __u32 buffer_count; | 
|  | 497 | __u32 batch_start_offset; | 
| Christopher Ferris | 48af7cb | 2017-02-21 12:35:09 -0800 | [diff] [blame] | 498 | __u32 batch_len; | 
| Tao Bao | d7db594 | 2015-01-28 10:07:51 -0800 | [diff] [blame] | 499 | __u32 DR1; | 
| Tao Bao | d7db594 | 2015-01-28 10:07:51 -0800 | [diff] [blame] | 500 | __u32 DR4; | 
|  | 501 | __u32 num_cliprects; | 
| Christopher Ferris | 48af7cb | 2017-02-21 12:35:09 -0800 | [diff] [blame] | 502 | __u64 cliprects_ptr; | 
| Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 503 | }; | 
|  | 504 | struct drm_i915_gem_exec_object2 { | 
| Tao Bao | d7db594 | 2015-01-28 10:07:51 -0800 | [diff] [blame] | 505 | __u32 handle; | 
| Christopher Ferris | 48af7cb | 2017-02-21 12:35:09 -0800 | [diff] [blame] | 506 | __u32 relocation_count; | 
| Tao Bao | d7db594 | 2015-01-28 10:07:51 -0800 | [diff] [blame] | 507 | __u64 relocs_ptr; | 
| Tao Bao | d7db594 | 2015-01-28 10:07:51 -0800 | [diff] [blame] | 508 | __u64 alignment; | 
|  | 509 | __u64 offset; | 
| Christopher Ferris | 48af7cb | 2017-02-21 12:35:09 -0800 | [diff] [blame] | 510 | #define EXEC_OBJECT_NEEDS_FENCE (1 << 0) | 
| Tao Bao | d7db594 | 2015-01-28 10:07:51 -0800 | [diff] [blame] | 511 | #define EXEC_OBJECT_NEEDS_GTT (1 << 1) | 
| Tao Bao | d7db594 | 2015-01-28 10:07:51 -0800 | [diff] [blame] | 512 | #define EXEC_OBJECT_WRITE (1 << 2) | 
| Christopher Ferris | 05d08e9 | 2016-02-04 13:16:38 -0800 | [diff] [blame] | 513 | #define EXEC_OBJECT_SUPPORTS_48B_ADDRESS (1 << 3) | 
| Christopher Ferris | 48af7cb | 2017-02-21 12:35:09 -0800 | [diff] [blame] | 514 | #define EXEC_OBJECT_PINNED (1 << 4) | 
| Christopher Ferris | 6a9755d | 2017-01-13 14:09:31 -0800 | [diff] [blame] | 515 | #define EXEC_OBJECT_PAD_TO_SIZE (1 << 5) | 
| Christopher Ferris | 525ce91 | 2017-07-26 13:12:53 -0700 | [diff] [blame] | 516 | #define EXEC_OBJECT_ASYNC (1 << 6) | 
| Christopher Ferris | 1308ad3 | 2017-11-14 17:32:13 -0800 | [diff] [blame] | 517 | #define EXEC_OBJECT_CAPTURE (1 << 7) | 
|  | 518 | #define __EXEC_OBJECT_UNKNOWN_FLAGS - (EXEC_OBJECT_CAPTURE << 1) | 
| Christopher Ferris | 6a9755d | 2017-01-13 14:09:31 -0800 | [diff] [blame] | 519 | __u64 flags; | 
| Christopher Ferris | 48af7cb | 2017-02-21 12:35:09 -0800 | [diff] [blame] | 520 | union { | 
| Christopher Ferris | 6a9755d | 2017-01-13 14:09:31 -0800 | [diff] [blame] | 521 | __u64 rsvd1; | 
|  | 522 | __u64 pad_to_size; | 
|  | 523 | }; | 
| Christopher Ferris | 48af7cb | 2017-02-21 12:35:09 -0800 | [diff] [blame] | 524 | __u64 rsvd2; | 
| Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 525 | }; | 
| Christopher Ferris | 1308ad3 | 2017-11-14 17:32:13 -0800 | [diff] [blame] | 526 | struct drm_i915_gem_exec_fence { | 
|  | 527 | __u32 handle; | 
| Christopher Ferris | 7447a1c | 2022-10-04 18:24:44 -0700 | [diff] [blame] | 528 | __u32 flags; | 
| Christopher Ferris | 1308ad3 | 2017-11-14 17:32:13 -0800 | [diff] [blame] | 529 | #define I915_EXEC_FENCE_WAIT (1 << 0) | 
|  | 530 | #define I915_EXEC_FENCE_SIGNAL (1 << 1) | 
|  | 531 | #define __I915_EXEC_FENCE_UNKNOWN_FLAGS (- (I915_EXEC_FENCE_SIGNAL << 1)) | 
| Christopher Ferris | 1308ad3 | 2017-11-14 17:32:13 -0800 | [diff] [blame] | 532 | }; | 
| Christopher Ferris | 32ff3f8 | 2020-12-14 13:10:04 -0800 | [diff] [blame] | 533 | struct drm_i915_gem_execbuffer_ext_timeline_fences { | 
| Christopher Ferris | 7447a1c | 2022-10-04 18:24:44 -0700 | [diff] [blame] | 534 | #define DRM_I915_GEM_EXECBUFFER_EXT_TIMELINE_FENCES 0 | 
| Christopher Ferris | 32ff3f8 | 2020-12-14 13:10:04 -0800 | [diff] [blame] | 535 | struct i915_user_extension base; | 
|  | 536 | __u64 fence_count; | 
|  | 537 | __u64 handles_ptr; | 
|  | 538 | __u64 values_ptr; | 
|  | 539 | }; | 
| Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 540 | struct drm_i915_gem_execbuffer2 { | 
| Tao Bao | d7db594 | 2015-01-28 10:07:51 -0800 | [diff] [blame] | 541 | __u64 buffers_ptr; | 
| Christopher Ferris | 48af7cb | 2017-02-21 12:35:09 -0800 | [diff] [blame] | 542 | __u32 buffer_count; | 
| Tao Bao | d7db594 | 2015-01-28 10:07:51 -0800 | [diff] [blame] | 543 | __u32 batch_start_offset; | 
|  | 544 | __u32 batch_len; | 
|  | 545 | __u32 DR1; | 
| Christopher Ferris | 48af7cb | 2017-02-21 12:35:09 -0800 | [diff] [blame] | 546 | __u32 DR4; | 
| Tao Bao | d7db594 | 2015-01-28 10:07:51 -0800 | [diff] [blame] | 547 | __u32 num_cliprects; | 
|  | 548 | __u64 cliprects_ptr; | 
| Christopher Ferris | 7447a1c | 2022-10-04 18:24:44 -0700 | [diff] [blame] | 549 | __u64 flags; | 
| Christopher Ferris | aeddbcf | 2019-07-08 12:45:46 -0700 | [diff] [blame] | 550 | #define I915_EXEC_RING_MASK (0x3f) | 
| Christopher Ferris | 48af7cb | 2017-02-21 12:35:09 -0800 | [diff] [blame] | 551 | #define I915_EXEC_DEFAULT (0 << 0) | 
| Tao Bao | d7db594 | 2015-01-28 10:07:51 -0800 | [diff] [blame] | 552 | #define I915_EXEC_RENDER (1 << 0) | 
|  | 553 | #define I915_EXEC_BSD (2 << 0) | 
|  | 554 | #define I915_EXEC_BLT (3 << 0) | 
| Christopher Ferris | 48af7cb | 2017-02-21 12:35:09 -0800 | [diff] [blame] | 555 | #define I915_EXEC_VEBOX (4 << 0) | 
| Tao Bao | d7db594 | 2015-01-28 10:07:51 -0800 | [diff] [blame] | 556 | #define I915_EXEC_CONSTANTS_MASK (3 << 6) | 
|  | 557 | #define I915_EXEC_CONSTANTS_REL_GENERAL (0 << 6) | 
|  | 558 | #define I915_EXEC_CONSTANTS_ABSOLUTE (1 << 6) | 
| Christopher Ferris | 48af7cb | 2017-02-21 12:35:09 -0800 | [diff] [blame] | 559 | #define I915_EXEC_CONSTANTS_REL_SURFACE (2 << 6) | 
| Tao Bao | d7db594 | 2015-01-28 10:07:51 -0800 | [diff] [blame] | 560 | #define I915_EXEC_GEN7_SOL_RESET (1 << 8) | 
|  | 561 | #define I915_EXEC_SECURE (1 << 9) | 
|  | 562 | #define I915_EXEC_IS_PINNED (1 << 10) | 
| Christopher Ferris | 48af7cb | 2017-02-21 12:35:09 -0800 | [diff] [blame] | 563 | #define I915_EXEC_NO_RELOC (1 << 11) | 
| Tao Bao | d7db594 | 2015-01-28 10:07:51 -0800 | [diff] [blame] | 564 | #define I915_EXEC_HANDLE_LUT (1 << 12) | 
| Christopher Ferris | 106b3a8 | 2016-08-24 12:15:38 -0700 | [diff] [blame] | 565 | #define I915_EXEC_BSD_SHIFT (13) | 
|  | 566 | #define I915_EXEC_BSD_MASK (3 << I915_EXEC_BSD_SHIFT) | 
| Christopher Ferris | 48af7cb | 2017-02-21 12:35:09 -0800 | [diff] [blame] | 567 | #define I915_EXEC_BSD_DEFAULT (0 << I915_EXEC_BSD_SHIFT) | 
| Christopher Ferris | 106b3a8 | 2016-08-24 12:15:38 -0700 | [diff] [blame] | 568 | #define I915_EXEC_BSD_RING1 (1 << I915_EXEC_BSD_SHIFT) | 
|  | 569 | #define I915_EXEC_BSD_RING2 (2 << I915_EXEC_BSD_SHIFT) | 
| Christopher Ferris | 05d08e9 | 2016-02-04 13:16:38 -0800 | [diff] [blame] | 570 | #define I915_EXEC_RESOURCE_STREAMER (1 << 15) | 
| Christopher Ferris | 525ce91 | 2017-07-26 13:12:53 -0700 | [diff] [blame] | 571 | #define I915_EXEC_FENCE_IN (1 << 16) | 
|  | 572 | #define I915_EXEC_FENCE_OUT (1 << 17) | 
| Christopher Ferris | 1308ad3 | 2017-11-14 17:32:13 -0800 | [diff] [blame] | 573 | #define I915_EXEC_BATCH_FIRST (1 << 18) | 
|  | 574 | #define I915_EXEC_FENCE_ARRAY (1 << 19) | 
| Christopher Ferris | b8a95e2 | 2019-10-02 18:29:20 -0700 | [diff] [blame] | 575 | #define I915_EXEC_FENCE_SUBMIT (1 << 20) | 
| Christopher Ferris | 32ff3f8 | 2020-12-14 13:10:04 -0800 | [diff] [blame] | 576 | #define I915_EXEC_USE_EXTENSIONS (1 << 21) | 
|  | 577 | #define __I915_EXEC_UNKNOWN_FLAGS (- (I915_EXEC_USE_EXTENSIONS << 1)) | 
| Christopher Ferris | 7447a1c | 2022-10-04 18:24:44 -0700 | [diff] [blame] | 578 | __u64 rsvd1; | 
|  | 579 | __u64 rsvd2; | 
|  | 580 | }; | 
| Christopher Ferris | 106b3a8 | 2016-08-24 12:15:38 -0700 | [diff] [blame] | 581 | #define I915_EXEC_CONTEXT_ID_MASK (0xffffffff) | 
| Tao Bao | d7db594 | 2015-01-28 10:07:51 -0800 | [diff] [blame] | 582 | #define i915_execbuffer2_set_context_id(eb2,context) (eb2).rsvd1 = context & I915_EXEC_CONTEXT_ID_MASK | 
|  | 583 | #define i915_execbuffer2_get_context_id(eb2) ((eb2).rsvd1 & I915_EXEC_CONTEXT_ID_MASK) | 
| Christopher Ferris | 48af7cb | 2017-02-21 12:35:09 -0800 | [diff] [blame] | 584 | struct drm_i915_gem_pin { | 
| Christopher Ferris | 106b3a8 | 2016-08-24 12:15:38 -0700 | [diff] [blame] | 585 | __u32 handle; | 
| Tao Bao | d7db594 | 2015-01-28 10:07:51 -0800 | [diff] [blame] | 586 | __u32 pad; | 
|  | 587 | __u64 alignment; | 
| Christopher Ferris | 48af7cb | 2017-02-21 12:35:09 -0800 | [diff] [blame] | 588 | __u64 offset; | 
| Christopher Ferris | 106b3a8 | 2016-08-24 12:15:38 -0700 | [diff] [blame] | 589 | }; | 
| Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 590 | struct drm_i915_gem_unpin { | 
| Tao Bao | d7db594 | 2015-01-28 10:07:51 -0800 | [diff] [blame] | 591 | __u32 handle; | 
| Christopher Ferris | 48af7cb | 2017-02-21 12:35:09 -0800 | [diff] [blame] | 592 | __u32 pad; | 
| Christopher Ferris | 106b3a8 | 2016-08-24 12:15:38 -0700 | [diff] [blame] | 593 | }; | 
| Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 594 | struct drm_i915_gem_busy { | 
| Tao Bao | d7db594 | 2015-01-28 10:07:51 -0800 | [diff] [blame] | 595 | __u32 handle; | 
| Christopher Ferris | 48af7cb | 2017-02-21 12:35:09 -0800 | [diff] [blame] | 596 | __u32 busy; | 
| Christopher Ferris | 106b3a8 | 2016-08-24 12:15:38 -0700 | [diff] [blame] | 597 | }; | 
| Christopher Ferris | 2abfa9e | 2021-11-01 16:26:06 -0700 | [diff] [blame] | 598 | struct drm_i915_gem_caching { | 
|  | 599 | __u32 handle; | 
| Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 600 | #define I915_CACHING_NONE 0 | 
| Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 601 | #define I915_CACHING_CACHED 1 | 
| Christopher Ferris | 48af7cb | 2017-02-21 12:35:09 -0800 | [diff] [blame] | 602 | #define I915_CACHING_DISPLAY 2 | 
| Tao Bao | d7db594 | 2015-01-28 10:07:51 -0800 | [diff] [blame] | 603 | __u32 caching; | 
| Christopher Ferris | 48af7cb | 2017-02-21 12:35:09 -0800 | [diff] [blame] | 604 | }; | 
| Christopher Ferris | 106b3a8 | 2016-08-24 12:15:38 -0700 | [diff] [blame] | 605 | #define I915_TILING_NONE 0 | 
| Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 606 | #define I915_TILING_X 1 | 
|  | 607 | #define I915_TILING_Y 2 | 
| Christopher Ferris | 48af7cb | 2017-02-21 12:35:09 -0800 | [diff] [blame] | 608 | #define I915_TILING_LAST I915_TILING_Y | 
| Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 609 | #define I915_BIT_6_SWIZZLE_NONE 0 | 
| Christopher Ferris | 106b3a8 | 2016-08-24 12:15:38 -0700 | [diff] [blame] | 610 | #define I915_BIT_6_SWIZZLE_9 1 | 
| Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 611 | #define I915_BIT_6_SWIZZLE_9_10 2 | 
| Christopher Ferris | 48af7cb | 2017-02-21 12:35:09 -0800 | [diff] [blame] | 612 | #define I915_BIT_6_SWIZZLE_9_11 3 | 
| Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 613 | #define I915_BIT_6_SWIZZLE_9_10_11 4 | 
| Christopher Ferris | 106b3a8 | 2016-08-24 12:15:38 -0700 | [diff] [blame] | 614 | #define I915_BIT_6_SWIZZLE_UNKNOWN 5 | 
| Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 615 | #define I915_BIT_6_SWIZZLE_9_17 6 | 
| Christopher Ferris | 48af7cb | 2017-02-21 12:35:09 -0800 | [diff] [blame] | 616 | #define I915_BIT_6_SWIZZLE_9_10_17 7 | 
| Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 617 | struct drm_i915_gem_set_tiling { | 
| Christopher Ferris | 106b3a8 | 2016-08-24 12:15:38 -0700 | [diff] [blame] | 618 | __u32 handle; | 
| Tao Bao | d7db594 | 2015-01-28 10:07:51 -0800 | [diff] [blame] | 619 | __u32 tiling_mode; | 
| Christopher Ferris | 48af7cb | 2017-02-21 12:35:09 -0800 | [diff] [blame] | 620 | __u32 stride; | 
| Tao Bao | d7db594 | 2015-01-28 10:07:51 -0800 | [diff] [blame] | 621 | __u32 swizzle_mode; | 
| Christopher Ferris | 106b3a8 | 2016-08-24 12:15:38 -0700 | [diff] [blame] | 622 | }; | 
| Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 623 | struct drm_i915_gem_get_tiling { | 
| Christopher Ferris | 48af7cb | 2017-02-21 12:35:09 -0800 | [diff] [blame] | 624 | __u32 handle; | 
| Tao Bao | d7db594 | 2015-01-28 10:07:51 -0800 | [diff] [blame] | 625 | __u32 tiling_mode; | 
| Christopher Ferris | 106b3a8 | 2016-08-24 12:15:38 -0700 | [diff] [blame] | 626 | __u32 swizzle_mode; | 
| Christopher Ferris | 05d08e9 | 2016-02-04 13:16:38 -0800 | [diff] [blame] | 627 | __u32 phys_swizzle_mode; | 
| Christopher Ferris | 48af7cb | 2017-02-21 12:35:09 -0800 | [diff] [blame] | 628 | }; | 
| Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 629 | struct drm_i915_gem_get_aperture { | 
| Christopher Ferris | 106b3a8 | 2016-08-24 12:15:38 -0700 | [diff] [blame] | 630 | __u64 aper_size; | 
| Christopher Ferris | 05d08e9 | 2016-02-04 13:16:38 -0800 | [diff] [blame] | 631 | __u64 aper_available_size; | 
| Christopher Ferris | 48af7cb | 2017-02-21 12:35:09 -0800 | [diff] [blame] | 632 | }; | 
| Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 633 | struct drm_i915_get_pipe_from_crtc_id { | 
| Christopher Ferris | 106b3a8 | 2016-08-24 12:15:38 -0700 | [diff] [blame] | 634 | __u32 crtc_id; | 
| Christopher Ferris | 05d08e9 | 2016-02-04 13:16:38 -0800 | [diff] [blame] | 635 | __u32 pipe; | 
| Christopher Ferris | 48af7cb | 2017-02-21 12:35:09 -0800 | [diff] [blame] | 636 | }; | 
| Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 637 | #define I915_MADV_WILLNEED 0 | 
| Christopher Ferris | 106b3a8 | 2016-08-24 12:15:38 -0700 | [diff] [blame] | 638 | #define I915_MADV_DONTNEED 1 | 
| Christopher Ferris | 05d08e9 | 2016-02-04 13:16:38 -0800 | [diff] [blame] | 639 | #define __I915_MADV_PURGED 2 | 
| Christopher Ferris | 48af7cb | 2017-02-21 12:35:09 -0800 | [diff] [blame] | 640 | struct drm_i915_gem_madvise { | 
| Tao Bao | d7db594 | 2015-01-28 10:07:51 -0800 | [diff] [blame] | 641 | __u32 handle; | 
| Christopher Ferris | 106b3a8 | 2016-08-24 12:15:38 -0700 | [diff] [blame] | 642 | __u32 madv; | 
| Christopher Ferris | 05d08e9 | 2016-02-04 13:16:38 -0800 | [diff] [blame] | 643 | __u32 retained; | 
| Christopher Ferris | 48af7cb | 2017-02-21 12:35:09 -0800 | [diff] [blame] | 644 | }; | 
| Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 645 | #define I915_OVERLAY_TYPE_MASK 0xff | 
| Christopher Ferris | 106b3a8 | 2016-08-24 12:15:38 -0700 | [diff] [blame] | 646 | #define I915_OVERLAY_YUV_PLANAR 0x01 | 
| Christopher Ferris | 05d08e9 | 2016-02-04 13:16:38 -0800 | [diff] [blame] | 647 | #define I915_OVERLAY_YUV_PACKED 0x02 | 
| Christopher Ferris | 48af7cb | 2017-02-21 12:35:09 -0800 | [diff] [blame] | 648 | #define I915_OVERLAY_RGB 0x03 | 
| Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 649 | #define I915_OVERLAY_DEPTH_MASK 0xff00 | 
| Christopher Ferris | 106b3a8 | 2016-08-24 12:15:38 -0700 | [diff] [blame] | 650 | #define I915_OVERLAY_RGB24 0x1000 | 
| Christopher Ferris | 05d08e9 | 2016-02-04 13:16:38 -0800 | [diff] [blame] | 651 | #define I915_OVERLAY_RGB16 0x2000 | 
| Christopher Ferris | 48af7cb | 2017-02-21 12:35:09 -0800 | [diff] [blame] | 652 | #define I915_OVERLAY_RGB15 0x3000 | 
| Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 653 | #define I915_OVERLAY_YUV422 0x0100 | 
| Christopher Ferris | 106b3a8 | 2016-08-24 12:15:38 -0700 | [diff] [blame] | 654 | #define I915_OVERLAY_YUV411 0x0200 | 
| Christopher Ferris | 05d08e9 | 2016-02-04 13:16:38 -0800 | [diff] [blame] | 655 | #define I915_OVERLAY_YUV420 0x0300 | 
| Christopher Ferris | 48af7cb | 2017-02-21 12:35:09 -0800 | [diff] [blame] | 656 | #define I915_OVERLAY_YUV410 0x0400 | 
| Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 657 | #define I915_OVERLAY_SWAP_MASK 0xff0000 | 
| Christopher Ferris | 106b3a8 | 2016-08-24 12:15:38 -0700 | [diff] [blame] | 658 | #define I915_OVERLAY_NO_SWAP 0x000000 | 
| Christopher Ferris | 05d08e9 | 2016-02-04 13:16:38 -0800 | [diff] [blame] | 659 | #define I915_OVERLAY_UV_SWAP 0x010000 | 
| Christopher Ferris | 48af7cb | 2017-02-21 12:35:09 -0800 | [diff] [blame] | 660 | #define I915_OVERLAY_Y_SWAP 0x020000 | 
| Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 661 | #define I915_OVERLAY_Y_AND_UV_SWAP 0x030000 | 
| Christopher Ferris | 106b3a8 | 2016-08-24 12:15:38 -0700 | [diff] [blame] | 662 | #define I915_OVERLAY_FLAGS_MASK 0xff000000 | 
| Christopher Ferris | 05d08e9 | 2016-02-04 13:16:38 -0800 | [diff] [blame] | 663 | #define I915_OVERLAY_ENABLE 0x01000000 | 
| Christopher Ferris | 48af7cb | 2017-02-21 12:35:09 -0800 | [diff] [blame] | 664 | struct drm_intel_overlay_put_image { | 
| Tao Bao | d7db594 | 2015-01-28 10:07:51 -0800 | [diff] [blame] | 665 | __u32 flags; | 
| Christopher Ferris | 106b3a8 | 2016-08-24 12:15:38 -0700 | [diff] [blame] | 666 | __u32 bo_handle; | 
| Christopher Ferris | 05d08e9 | 2016-02-04 13:16:38 -0800 | [diff] [blame] | 667 | __u16 stride_Y; | 
| Christopher Ferris | 48af7cb | 2017-02-21 12:35:09 -0800 | [diff] [blame] | 668 | __u16 stride_UV; | 
| Tao Bao | d7db594 | 2015-01-28 10:07:51 -0800 | [diff] [blame] | 669 | __u32 offset_Y; | 
| Christopher Ferris | 106b3a8 | 2016-08-24 12:15:38 -0700 | [diff] [blame] | 670 | __u32 offset_U; | 
| Christopher Ferris | 05d08e9 | 2016-02-04 13:16:38 -0800 | [diff] [blame] | 671 | __u32 offset_V; | 
| Christopher Ferris | 48af7cb | 2017-02-21 12:35:09 -0800 | [diff] [blame] | 672 | __u16 src_width; | 
| Tao Bao | d7db594 | 2015-01-28 10:07:51 -0800 | [diff] [blame] | 673 | __u16 src_height; | 
| Christopher Ferris | 106b3a8 | 2016-08-24 12:15:38 -0700 | [diff] [blame] | 674 | __u16 src_scan_width; | 
| Christopher Ferris | 05d08e9 | 2016-02-04 13:16:38 -0800 | [diff] [blame] | 675 | __u16 src_scan_height; | 
| Christopher Ferris | 48af7cb | 2017-02-21 12:35:09 -0800 | [diff] [blame] | 676 | __u32 crtc_id; | 
| Tao Bao | d7db594 | 2015-01-28 10:07:51 -0800 | [diff] [blame] | 677 | __u16 dst_x; | 
| Christopher Ferris | 106b3a8 | 2016-08-24 12:15:38 -0700 | [diff] [blame] | 678 | __u16 dst_y; | 
| Christopher Ferris | 05d08e9 | 2016-02-04 13:16:38 -0800 | [diff] [blame] | 679 | __u16 dst_width; | 
| Christopher Ferris | 48af7cb | 2017-02-21 12:35:09 -0800 | [diff] [blame] | 680 | __u16 dst_height; | 
| Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 681 | }; | 
| Christopher Ferris | 106b3a8 | 2016-08-24 12:15:38 -0700 | [diff] [blame] | 682 | #define I915_OVERLAY_UPDATE_ATTRS (1 << 0) | 
| Christopher Ferris | 05d08e9 | 2016-02-04 13:16:38 -0800 | [diff] [blame] | 683 | #define I915_OVERLAY_UPDATE_GAMMA (1 << 1) | 
| Christopher Ferris | 48af7cb | 2017-02-21 12:35:09 -0800 | [diff] [blame] | 684 | #define I915_OVERLAY_DISABLE_DEST_COLORKEY (1 << 2) | 
| Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 685 | struct drm_intel_overlay_attrs { | 
| Christopher Ferris | 106b3a8 | 2016-08-24 12:15:38 -0700 | [diff] [blame] | 686 | __u32 flags; | 
| Tao Bao | d7db594 | 2015-01-28 10:07:51 -0800 | [diff] [blame] | 687 | __u32 color_key; | 
| Christopher Ferris | 48af7cb | 2017-02-21 12:35:09 -0800 | [diff] [blame] | 688 | __s32 brightness; | 
| Tao Bao | d7db594 | 2015-01-28 10:07:51 -0800 | [diff] [blame] | 689 | __u32 contrast; | 
| Christopher Ferris | 106b3a8 | 2016-08-24 12:15:38 -0700 | [diff] [blame] | 690 | __u32 saturation; | 
| Tao Bao | d7db594 | 2015-01-28 10:07:51 -0800 | [diff] [blame] | 691 | __u32 gamma0; | 
| Christopher Ferris | 48af7cb | 2017-02-21 12:35:09 -0800 | [diff] [blame] | 692 | __u32 gamma1; | 
| Tao Bao | d7db594 | 2015-01-28 10:07:51 -0800 | [diff] [blame] | 693 | __u32 gamma2; | 
| Christopher Ferris | 106b3a8 | 2016-08-24 12:15:38 -0700 | [diff] [blame] | 694 | __u32 gamma3; | 
| Tao Bao | d7db594 | 2015-01-28 10:07:51 -0800 | [diff] [blame] | 695 | __u32 gamma4; | 
| Christopher Ferris | 48af7cb | 2017-02-21 12:35:09 -0800 | [diff] [blame] | 696 | __u32 gamma5; | 
| Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 697 | }; | 
| Christopher Ferris | 106b3a8 | 2016-08-24 12:15:38 -0700 | [diff] [blame] | 698 | #define I915_SET_COLORKEY_NONE (1 << 0) | 
| Tao Bao | d7db594 | 2015-01-28 10:07:51 -0800 | [diff] [blame] | 699 | #define I915_SET_COLORKEY_DESTINATION (1 << 1) | 
| Christopher Ferris | 48af7cb | 2017-02-21 12:35:09 -0800 | [diff] [blame] | 700 | #define I915_SET_COLORKEY_SOURCE (1 << 2) | 
| Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 701 | struct drm_intel_sprite_colorkey { | 
| Christopher Ferris | 106b3a8 | 2016-08-24 12:15:38 -0700 | [diff] [blame] | 702 | __u32 plane_id; | 
| Tao Bao | d7db594 | 2015-01-28 10:07:51 -0800 | [diff] [blame] | 703 | __u32 min_value; | 
| Christopher Ferris | 48af7cb | 2017-02-21 12:35:09 -0800 | [diff] [blame] | 704 | __u32 channel_mask; | 
| Tao Bao | d7db594 | 2015-01-28 10:07:51 -0800 | [diff] [blame] | 705 | __u32 max_value; | 
| Christopher Ferris | 106b3a8 | 2016-08-24 12:15:38 -0700 | [diff] [blame] | 706 | __u32 flags; | 
| Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 707 | }; | 
| Christopher Ferris | 48af7cb | 2017-02-21 12:35:09 -0800 | [diff] [blame] | 708 | struct drm_i915_gem_wait { | 
| Tao Bao | d7db594 | 2015-01-28 10:07:51 -0800 | [diff] [blame] | 709 | __u32 bo_handle; | 
| Christopher Ferris | 106b3a8 | 2016-08-24 12:15:38 -0700 | [diff] [blame] | 710 | __u32 flags; | 
| Tao Bao | d7db594 | 2015-01-28 10:07:51 -0800 | [diff] [blame] | 711 | __s64 timeout_ns; | 
| Christopher Ferris | 48af7cb | 2017-02-21 12:35:09 -0800 | [diff] [blame] | 712 | }; | 
| Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 713 | struct drm_i915_gem_context_create { | 
| Christopher Ferris | 106b3a8 | 2016-08-24 12:15:38 -0700 | [diff] [blame] | 714 | __u32 ctx_id; | 
| Tao Bao | d7db594 | 2015-01-28 10:07:51 -0800 | [diff] [blame] | 715 | __u32 pad; | 
| Christopher Ferris | 48af7cb | 2017-02-21 12:35:09 -0800 | [diff] [blame] | 716 | }; | 
| Christopher Ferris | aeddbcf | 2019-07-08 12:45:46 -0700 | [diff] [blame] | 717 | struct drm_i915_gem_context_create_ext { | 
|  | 718 | __u32 ctx_id; | 
|  | 719 | __u32 flags; | 
|  | 720 | #define I915_CONTEXT_CREATE_FLAGS_USE_EXTENSIONS (1u << 0) | 
| Christopher Ferris | b8a95e2 | 2019-10-02 18:29:20 -0700 | [diff] [blame] | 721 | #define I915_CONTEXT_CREATE_FLAGS_SINGLE_TIMELINE (1u << 1) | 
|  | 722 | #define I915_CONTEXT_CREATE_FLAGS_UNKNOWN (- (I915_CONTEXT_CREATE_FLAGS_SINGLE_TIMELINE << 1)) | 
| Christopher Ferris | aeddbcf | 2019-07-08 12:45:46 -0700 | [diff] [blame] | 723 | __u64 extensions; | 
| Christopher Ferris | 7447a1c | 2022-10-04 18:24:44 -0700 | [diff] [blame] | 724 | #define I915_CONTEXT_CREATE_EXT_SETPARAM 0 | 
|  | 725 | #define I915_CONTEXT_CREATE_EXT_CLONE 1 | 
| Christopher Ferris | aeddbcf | 2019-07-08 12:45:46 -0700 | [diff] [blame] | 726 | }; | 
|  | 727 | struct drm_i915_gem_context_param { | 
|  | 728 | __u32 ctx_id; | 
|  | 729 | __u32 size; | 
|  | 730 | __u64 param; | 
|  | 731 | #define I915_CONTEXT_PARAM_BAN_PERIOD 0x1 | 
|  | 732 | #define I915_CONTEXT_PARAM_NO_ZEROMAP 0x2 | 
|  | 733 | #define I915_CONTEXT_PARAM_GTT_SIZE 0x3 | 
|  | 734 | #define I915_CONTEXT_PARAM_NO_ERROR_CAPTURE 0x4 | 
|  | 735 | #define I915_CONTEXT_PARAM_BANNABLE 0x5 | 
|  | 736 | #define I915_CONTEXT_PARAM_PRIORITY 0x6 | 
|  | 737 | #define I915_CONTEXT_MAX_USER_PRIORITY 1023 | 
|  | 738 | #define I915_CONTEXT_DEFAULT_PRIORITY 0 | 
|  | 739 | #define I915_CONTEXT_MIN_USER_PRIORITY - 1023 | 
|  | 740 | #define I915_CONTEXT_PARAM_SSEU 0x7 | 
|  | 741 | #define I915_CONTEXT_PARAM_RECOVERABLE 0x8 | 
| Christopher Ferris | b8a95e2 | 2019-10-02 18:29:20 -0700 | [diff] [blame] | 742 | #define I915_CONTEXT_PARAM_VM 0x9 | 
|  | 743 | #define I915_CONTEXT_PARAM_ENGINES 0xa | 
| Christopher Ferris | d32ca14 | 2020-02-04 16:16:51 -0800 | [diff] [blame] | 744 | #define I915_CONTEXT_PARAM_PERSISTENCE 0xb | 
| Christopher Ferris | af09c70 | 2020-06-01 20:29:29 -0700 | [diff] [blame] | 745 | #define I915_CONTEXT_PARAM_RINGSIZE 0xc | 
| Christopher Ferris | a479261 | 2022-01-10 13:51:15 -0800 | [diff] [blame] | 746 | #define I915_CONTEXT_PARAM_PROTECTED_CONTENT 0xd | 
| Christopher Ferris | 7ac54f5 | 2024-08-07 21:07:12 +0000 | [diff] [blame] | 747 | #define I915_CONTEXT_PARAM_LOW_LATENCY 0xe | 
| Christopher Ferris | aeddbcf | 2019-07-08 12:45:46 -0700 | [diff] [blame] | 748 | __u64 value; | 
|  | 749 | }; | 
|  | 750 | struct drm_i915_gem_context_param_sseu { | 
|  | 751 | struct i915_engine_class_instance engine; | 
|  | 752 | __u32 flags; | 
| Christopher Ferris | b8a95e2 | 2019-10-02 18:29:20 -0700 | [diff] [blame] | 753 | #define I915_CONTEXT_SSEU_FLAG_ENGINE_INDEX (1u << 0) | 
| Christopher Ferris | aeddbcf | 2019-07-08 12:45:46 -0700 | [diff] [blame] | 754 | __u64 slice_mask; | 
|  | 755 | __u64 subslice_mask; | 
|  | 756 | __u16 min_eus_per_subslice; | 
|  | 757 | __u16 max_eus_per_subslice; | 
|  | 758 | __u32 rsvd; | 
|  | 759 | }; | 
| Christopher Ferris | b8a95e2 | 2019-10-02 18:29:20 -0700 | [diff] [blame] | 760 | struct i915_context_engines_load_balance { | 
|  | 761 | struct i915_user_extension base; | 
|  | 762 | __u16 engine_index; | 
|  | 763 | __u16 num_siblings; | 
|  | 764 | __u32 flags; | 
|  | 765 | __u64 mbz64; | 
| Christopher Ferris | 7447a1c | 2022-10-04 18:24:44 -0700 | [diff] [blame] | 766 | struct i915_engine_class_instance engines[]; | 
| Christopher Ferris | b8a95e2 | 2019-10-02 18:29:20 -0700 | [diff] [blame] | 767 | } __attribute__((packed)); | 
|  | 768 | #define I915_DEFINE_CONTEXT_ENGINES_LOAD_BALANCE(name__,N__) struct { struct i915_user_extension base; __u16 engine_index; __u16 num_siblings; __u32 flags; __u64 mbz64; struct i915_engine_class_instance engines[N__]; \ | 
|  | 769 | } __attribute__((packed)) name__ | 
|  | 770 | struct i915_context_engines_bond { | 
|  | 771 | struct i915_user_extension base; | 
|  | 772 | struct i915_engine_class_instance master; | 
|  | 773 | __u16 virtual_index; | 
|  | 774 | __u16 num_bonds; | 
|  | 775 | __u64 flags; | 
|  | 776 | __u64 mbz64[4]; | 
| Christopher Ferris | 7447a1c | 2022-10-04 18:24:44 -0700 | [diff] [blame] | 777 | struct i915_engine_class_instance engines[]; | 
| Christopher Ferris | b8a95e2 | 2019-10-02 18:29:20 -0700 | [diff] [blame] | 778 | } __attribute__((packed)); | 
|  | 779 | #define I915_DEFINE_CONTEXT_ENGINES_BOND(name__,N__) struct { struct i915_user_extension base; struct i915_engine_class_instance master; __u16 virtual_index; __u16 num_bonds; __u64 flags; __u64 mbz64[4]; struct i915_engine_class_instance engines[N__]; \ | 
|  | 780 | } __attribute__((packed)) name__ | 
| Christopher Ferris | a479261 | 2022-01-10 13:51:15 -0800 | [diff] [blame] | 781 | struct i915_context_engines_parallel_submit { | 
|  | 782 | struct i915_user_extension base; | 
|  | 783 | __u16 engine_index; | 
|  | 784 | __u16 width; | 
|  | 785 | __u16 num_siblings; | 
|  | 786 | __u16 mbz16; | 
|  | 787 | __u64 flags; | 
|  | 788 | __u64 mbz64[3]; | 
| Christopher Ferris | 7447a1c | 2022-10-04 18:24:44 -0700 | [diff] [blame] | 789 | struct i915_engine_class_instance engines[]; | 
| Colin Cross | 4ac3322 | 2022-12-15 15:45:35 -0800 | [diff] [blame] | 790 | } __attribute__((__packed__)); | 
| Christopher Ferris | a479261 | 2022-01-10 13:51:15 -0800 | [diff] [blame] | 791 | #define I915_DEFINE_CONTEXT_ENGINES_PARALLEL_SUBMIT(name__,N__) struct { struct i915_user_extension base; __u16 engine_index; __u16 width; __u16 num_siblings; __u16 mbz16; __u64 flags; __u64 mbz64[3]; struct i915_engine_class_instance engines[N__]; \ | 
|  | 792 | } __attribute__((packed)) name__ | 
| Christopher Ferris | b8a95e2 | 2019-10-02 18:29:20 -0700 | [diff] [blame] | 793 | struct i915_context_param_engines { | 
|  | 794 | __u64 extensions; | 
|  | 795 | #define I915_CONTEXT_ENGINES_EXT_LOAD_BALANCE 0 | 
|  | 796 | #define I915_CONTEXT_ENGINES_EXT_BOND 1 | 
| Christopher Ferris | a479261 | 2022-01-10 13:51:15 -0800 | [diff] [blame] | 797 | #define I915_CONTEXT_ENGINES_EXT_PARALLEL_SUBMIT 2 | 
| Christopher Ferris | 37c3f3c | 2023-07-10 10:59:05 -0700 | [diff] [blame] | 798 | struct i915_engine_class_instance engines[]; | 
| Christopher Ferris | b8a95e2 | 2019-10-02 18:29:20 -0700 | [diff] [blame] | 799 | } __attribute__((packed)); | 
|  | 800 | #define I915_DEFINE_CONTEXT_PARAM_ENGINES(name__,N__) struct { __u64 extensions; struct i915_engine_class_instance engines[N__]; \ | 
|  | 801 | } __attribute__((packed)) name__ | 
| Christopher Ferris | aeddbcf | 2019-07-08 12:45:46 -0700 | [diff] [blame] | 802 | struct drm_i915_gem_context_create_ext_setparam { | 
| Christopher Ferris | aeddbcf | 2019-07-08 12:45:46 -0700 | [diff] [blame] | 803 | struct i915_user_extension base; | 
|  | 804 | struct drm_i915_gem_context_param param; | 
|  | 805 | }; | 
| Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 806 | struct drm_i915_gem_context_destroy { | 
| Christopher Ferris | 106b3a8 | 2016-08-24 12:15:38 -0700 | [diff] [blame] | 807 | __u32 ctx_id; | 
| Tao Bao | d7db594 | 2015-01-28 10:07:51 -0800 | [diff] [blame] | 808 | __u32 pad; | 
| Christopher Ferris | 48af7cb | 2017-02-21 12:35:09 -0800 | [diff] [blame] | 809 | }; | 
| Christopher Ferris | aeddbcf | 2019-07-08 12:45:46 -0700 | [diff] [blame] | 810 | struct drm_i915_gem_vm_control { | 
|  | 811 | __u64 extensions; | 
|  | 812 | __u32 flags; | 
|  | 813 | __u32 vm_id; | 
|  | 814 | }; | 
| Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 815 | struct drm_i915_reg_read { | 
| Christopher Ferris | 106b3a8 | 2016-08-24 12:15:38 -0700 | [diff] [blame] | 816 | __u64 offset; | 
| Christopher Ferris | 934ec94 | 2018-01-31 15:29:16 -0800 | [diff] [blame] | 817 | #define I915_REG_READ_8B_WA (1ul << 0) | 
| Tao Bao | d7db594 | 2015-01-28 10:07:51 -0800 | [diff] [blame] | 818 | __u64 val; | 
| Christopher Ferris | 48af7cb | 2017-02-21 12:35:09 -0800 | [diff] [blame] | 819 | }; | 
| Christopher Ferris | 38062f9 | 2014-07-09 15:33:25 -0700 | [diff] [blame] | 820 | struct drm_i915_reset_stats { | 
| Christopher Ferris | 106b3a8 | 2016-08-24 12:15:38 -0700 | [diff] [blame] | 821 | __u32 ctx_id; | 
| Tao Bao | d7db594 | 2015-01-28 10:07:51 -0800 | [diff] [blame] | 822 | __u32 flags; | 
| Christopher Ferris | 48af7cb | 2017-02-21 12:35:09 -0800 | [diff] [blame] | 823 | __u32 reset_count; | 
| Tao Bao | d7db594 | 2015-01-28 10:07:51 -0800 | [diff] [blame] | 824 | __u32 batch_active; | 
| Christopher Ferris | 106b3a8 | 2016-08-24 12:15:38 -0700 | [diff] [blame] | 825 | __u32 batch_pending; | 
| Tao Bao | d7db594 | 2015-01-28 10:07:51 -0800 | [diff] [blame] | 826 | __u32 pad; | 
| Christopher Ferris | 48af7cb | 2017-02-21 12:35:09 -0800 | [diff] [blame] | 827 | }; | 
| Christopher Ferris | ba8d4f4 | 2014-09-03 19:56:49 -0700 | [diff] [blame] | 828 | struct drm_i915_gem_userptr { | 
| Christopher Ferris | 106b3a8 | 2016-08-24 12:15:38 -0700 | [diff] [blame] | 829 | __u64 user_ptr; | 
| Tao Bao | d7db594 | 2015-01-28 10:07:51 -0800 | [diff] [blame] | 830 | __u64 user_size; | 
| Christopher Ferris | 48af7cb | 2017-02-21 12:35:09 -0800 | [diff] [blame] | 831 | __u32 flags; | 
| Christopher Ferris | ba8d4f4 | 2014-09-03 19:56:49 -0700 | [diff] [blame] | 832 | #define I915_USERPTR_READ_ONLY 0x1 | 
| Christopher Ferris | 2abfa9e | 2021-11-01 16:26:06 -0700 | [diff] [blame] | 833 | #define I915_USERPTR_PROBE 0x2 | 
| Christopher Ferris | 106b3a8 | 2016-08-24 12:15:38 -0700 | [diff] [blame] | 834 | #define I915_USERPTR_UNSYNCHRONIZED 0x80000000 | 
| Tao Bao | d7db594 | 2015-01-28 10:07:51 -0800 | [diff] [blame] | 835 | __u32 handle; | 
| Christopher Ferris | 48af7cb | 2017-02-21 12:35:09 -0800 | [diff] [blame] | 836 | }; | 
| Christopher Ferris | 525ce91 | 2017-07-26 13:12:53 -0700 | [diff] [blame] | 837 | enum drm_i915_oa_format { | 
|  | 838 | I915_OA_FORMAT_A13 = 1, | 
|  | 839 | I915_OA_FORMAT_A29, | 
|  | 840 | I915_OA_FORMAT_A13_B8_C8, | 
|  | 841 | I915_OA_FORMAT_B4_C8, | 
|  | 842 | I915_OA_FORMAT_A45_B8_C8, | 
|  | 843 | I915_OA_FORMAT_B4_C8_A16, | 
|  | 844 | I915_OA_FORMAT_C4_B8, | 
| Christopher Ferris | 1308ad3 | 2017-11-14 17:32:13 -0800 | [diff] [blame] | 845 | I915_OA_FORMAT_A12, | 
|  | 846 | I915_OA_FORMAT_A12_B8_C8, | 
|  | 847 | I915_OA_FORMAT_A32u40_A4u32_B8_C8, | 
| Christopher Ferris | 8b7fdc9 | 2023-02-21 13:36:32 -0800 | [diff] [blame] | 848 | I915_OAR_FORMAT_A32u40_A4u32_B8_C8, | 
|  | 849 | I915_OA_FORMAT_A24u40_A14u32_B8_C8, | 
| Christopher Ferris | 37c3f3c | 2023-07-10 10:59:05 -0700 | [diff] [blame] | 850 | I915_OAM_FORMAT_MPEC8u64_B8_C8, | 
|  | 851 | I915_OAM_FORMAT_MPEC8u32_B8_C8, | 
| Christopher Ferris | 525ce91 | 2017-07-26 13:12:53 -0700 | [diff] [blame] | 852 | I915_OA_FORMAT_MAX | 
|  | 853 | }; | 
|  | 854 | enum drm_i915_perf_property_id { | 
|  | 855 | DRM_I915_PERF_PROP_CTX_HANDLE = 1, | 
|  | 856 | DRM_I915_PERF_PROP_SAMPLE_OA, | 
|  | 857 | DRM_I915_PERF_PROP_OA_METRICS_SET, | 
|  | 858 | DRM_I915_PERF_PROP_OA_FORMAT, | 
|  | 859 | DRM_I915_PERF_PROP_OA_EXPONENT, | 
| Christopher Ferris | d32ca14 | 2020-02-04 16:16:51 -0800 | [diff] [blame] | 860 | DRM_I915_PERF_PROP_HOLD_PREEMPTION, | 
| Christopher Ferris | 8177cdf | 2020-08-03 11:53:55 -0700 | [diff] [blame] | 861 | DRM_I915_PERF_PROP_GLOBAL_SSEU, | 
|  | 862 | DRM_I915_PERF_PROP_POLL_OA_PERIOD, | 
| Christopher Ferris | 37c3f3c | 2023-07-10 10:59:05 -0700 | [diff] [blame] | 863 | DRM_I915_PERF_PROP_OA_ENGINE_CLASS, | 
|  | 864 | DRM_I915_PERF_PROP_OA_ENGINE_INSTANCE, | 
| Christopher Ferris | 525ce91 | 2017-07-26 13:12:53 -0700 | [diff] [blame] | 865 | DRM_I915_PERF_PROP_MAX | 
|  | 866 | }; | 
|  | 867 | struct drm_i915_perf_open_param { | 
|  | 868 | __u32 flags; | 
|  | 869 | #define I915_PERF_FLAG_FD_CLOEXEC (1 << 0) | 
|  | 870 | #define I915_PERF_FLAG_FD_NONBLOCK (1 << 1) | 
|  | 871 | #define I915_PERF_FLAG_DISABLED (1 << 2) | 
|  | 872 | __u32 num_properties; | 
|  | 873 | __u64 properties_ptr; | 
|  | 874 | }; | 
|  | 875 | #define I915_PERF_IOCTL_ENABLE _IO('i', 0x0) | 
|  | 876 | #define I915_PERF_IOCTL_DISABLE _IO('i', 0x1) | 
| Christopher Ferris | d32ca14 | 2020-02-04 16:16:51 -0800 | [diff] [blame] | 877 | #define I915_PERF_IOCTL_CONFIG _IO('i', 0x2) | 
| Christopher Ferris | 525ce91 | 2017-07-26 13:12:53 -0700 | [diff] [blame] | 878 | struct drm_i915_perf_record_header { | 
|  | 879 | __u32 type; | 
|  | 880 | __u16 pad; | 
|  | 881 | __u16 size; | 
|  | 882 | }; | 
|  | 883 | enum drm_i915_perf_record_type { | 
|  | 884 | DRM_I915_PERF_RECORD_SAMPLE = 1, | 
|  | 885 | DRM_I915_PERF_RECORD_OA_REPORT_LOST = 2, | 
|  | 886 | DRM_I915_PERF_RECORD_OA_BUFFER_LOST = 3, | 
|  | 887 | DRM_I915_PERF_RECORD_MAX | 
|  | 888 | }; | 
| Christopher Ferris | 1308ad3 | 2017-11-14 17:32:13 -0800 | [diff] [blame] | 889 | struct drm_i915_perf_oa_config { | 
|  | 890 | char uuid[36]; | 
|  | 891 | __u32 n_mux_regs; | 
|  | 892 | __u32 n_boolean_regs; | 
|  | 893 | __u32 n_flex_regs; | 
| Christopher Ferris | 934ec94 | 2018-01-31 15:29:16 -0800 | [diff] [blame] | 894 | __u64 mux_regs_ptr; | 
|  | 895 | __u64 boolean_regs_ptr; | 
|  | 896 | __u64 flex_regs_ptr; | 
| Christopher Ferris | 1308ad3 | 2017-11-14 17:32:13 -0800 | [diff] [blame] | 897 | }; | 
| Christopher Ferris | 76a1d45 | 2018-06-27 14:12:29 -0700 | [diff] [blame] | 898 | struct drm_i915_query_item { | 
|  | 899 | __u64 query_id; | 
|  | 900 | #define DRM_I915_QUERY_TOPOLOGY_INFO 1 | 
| Christopher Ferris | b8a95e2 | 2019-10-02 18:29:20 -0700 | [diff] [blame] | 901 | #define DRM_I915_QUERY_ENGINE_INFO 2 | 
| Christopher Ferris | d32ca14 | 2020-02-04 16:16:51 -0800 | [diff] [blame] | 902 | #define DRM_I915_QUERY_PERF_CONFIG 3 | 
| Christopher Ferris | 3a39c0b | 2021-09-02 00:03:38 +0000 | [diff] [blame] | 903 | #define DRM_I915_QUERY_MEMORY_REGIONS 4 | 
| Christopher Ferris | 80ae69d | 2022-08-02 16:32:21 -0700 | [diff] [blame] | 904 | #define DRM_I915_QUERY_HWCONFIG_BLOB 5 | 
|  | 905 | #define DRM_I915_QUERY_GEOMETRY_SUBSLICES 6 | 
| Christopher Ferris | 7f4c837 | 2024-06-03 14:22:19 -0700 | [diff] [blame] | 906 | #define DRM_I915_QUERY_GUC_SUBMISSION_VERSION 7 | 
| Christopher Ferris | 76a1d45 | 2018-06-27 14:12:29 -0700 | [diff] [blame] | 907 | __s32 length; | 
|  | 908 | __u32 flags; | 
| Christopher Ferris | d32ca14 | 2020-02-04 16:16:51 -0800 | [diff] [blame] | 909 | #define DRM_I915_QUERY_PERF_CONFIG_LIST 1 | 
|  | 910 | #define DRM_I915_QUERY_PERF_CONFIG_DATA_FOR_UUID 2 | 
|  | 911 | #define DRM_I915_QUERY_PERF_CONFIG_DATA_FOR_ID 3 | 
| Christopher Ferris | 76a1d45 | 2018-06-27 14:12:29 -0700 | [diff] [blame] | 912 | __u64 data_ptr; | 
|  | 913 | }; | 
|  | 914 | struct drm_i915_query { | 
|  | 915 | __u32 num_items; | 
|  | 916 | __u32 flags; | 
|  | 917 | __u64 items_ptr; | 
|  | 918 | }; | 
|  | 919 | struct drm_i915_query_topology_info { | 
|  | 920 | __u16 flags; | 
|  | 921 | __u16 max_slices; | 
|  | 922 | __u16 max_subslices; | 
|  | 923 | __u16 max_eus_per_subslice; | 
|  | 924 | __u16 subslice_offset; | 
|  | 925 | __u16 subslice_stride; | 
|  | 926 | __u16 eu_offset; | 
|  | 927 | __u16 eu_stride; | 
|  | 928 | __u8 data[]; | 
|  | 929 | }; | 
| Christopher Ferris | b8a95e2 | 2019-10-02 18:29:20 -0700 | [diff] [blame] | 930 | struct drm_i915_engine_info { | 
|  | 931 | struct i915_engine_class_instance engine; | 
|  | 932 | __u32 rsvd0; | 
|  | 933 | __u64 flags; | 
| Christopher Ferris | a479261 | 2022-01-10 13:51:15 -0800 | [diff] [blame] | 934 | #define I915_ENGINE_INFO_HAS_LOGICAL_INSTANCE (1 << 0) | 
| Christopher Ferris | b8a95e2 | 2019-10-02 18:29:20 -0700 | [diff] [blame] | 935 | __u64 capabilities; | 
|  | 936 | #define I915_VIDEO_CLASS_CAPABILITY_HEVC (1 << 0) | 
|  | 937 | #define I915_VIDEO_AND_ENHANCE_CLASS_CAPABILITY_SFC (1 << 1) | 
| Christopher Ferris | a479261 | 2022-01-10 13:51:15 -0800 | [diff] [blame] | 938 | __u16 logical_instance; | 
|  | 939 | __u16 rsvd1[3]; | 
|  | 940 | __u64 rsvd2[3]; | 
| Christopher Ferris | b8a95e2 | 2019-10-02 18:29:20 -0700 | [diff] [blame] | 941 | }; | 
|  | 942 | struct drm_i915_query_engine_info { | 
|  | 943 | __u32 num_engines; | 
|  | 944 | __u32 rsvd[3]; | 
|  | 945 | struct drm_i915_engine_info engines[]; | 
|  | 946 | }; | 
| Christopher Ferris | d32ca14 | 2020-02-04 16:16:51 -0800 | [diff] [blame] | 947 | struct drm_i915_query_perf_config { | 
|  | 948 | union { | 
|  | 949 | __u64 n_configs; | 
|  | 950 | __u64 config; | 
|  | 951 | char uuid[36]; | 
|  | 952 | }; | 
|  | 953 | __u32 flags; | 
|  | 954 | __u8 data[]; | 
|  | 955 | }; | 
| Christopher Ferris | 3a39c0b | 2021-09-02 00:03:38 +0000 | [diff] [blame] | 956 | enum drm_i915_gem_memory_class { | 
|  | 957 | I915_MEMORY_CLASS_SYSTEM = 0, | 
|  | 958 | I915_MEMORY_CLASS_DEVICE, | 
|  | 959 | }; | 
|  | 960 | struct drm_i915_gem_memory_class_instance { | 
|  | 961 | __u16 memory_class; | 
|  | 962 | __u16 memory_instance; | 
|  | 963 | }; | 
|  | 964 | struct drm_i915_memory_region_info { | 
|  | 965 | struct drm_i915_gem_memory_class_instance region; | 
|  | 966 | __u32 rsvd0; | 
|  | 967 | __u64 probed_size; | 
|  | 968 | __u64 unallocated_size; | 
| Christopher Ferris | 7447a1c | 2022-10-04 18:24:44 -0700 | [diff] [blame] | 969 | union { | 
|  | 970 | __u64 rsvd1[8]; | 
|  | 971 | struct { | 
|  | 972 | __u64 probed_cpu_visible_size; | 
|  | 973 | __u64 unallocated_cpu_visible_size; | 
|  | 974 | }; | 
|  | 975 | }; | 
| Christopher Ferris | 3a39c0b | 2021-09-02 00:03:38 +0000 | [diff] [blame] | 976 | }; | 
|  | 977 | struct drm_i915_query_memory_regions { | 
|  | 978 | __u32 num_regions; | 
|  | 979 | __u32 rsvd[3]; | 
|  | 980 | struct drm_i915_memory_region_info regions[]; | 
|  | 981 | }; | 
| Christopher Ferris | 7f4c837 | 2024-06-03 14:22:19 -0700 | [diff] [blame] | 982 | struct drm_i915_query_guc_submission_version { | 
|  | 983 | __u32 branch; | 
|  | 984 | __u32 major; | 
|  | 985 | __u32 minor; | 
|  | 986 | __u32 patch; | 
|  | 987 | }; | 
| Christopher Ferris | 3a39c0b | 2021-09-02 00:03:38 +0000 | [diff] [blame] | 988 | struct drm_i915_gem_create_ext { | 
|  | 989 | __u64 size; | 
|  | 990 | __u32 handle; | 
| Christopher Ferris | 7447a1c | 2022-10-04 18:24:44 -0700 | [diff] [blame] | 991 | #define I915_GEM_CREATE_EXT_FLAG_NEEDS_CPU_ACCESS (1 << 0) | 
| Christopher Ferris | 3a39c0b | 2021-09-02 00:03:38 +0000 | [diff] [blame] | 992 | __u32 flags; | 
|  | 993 | #define I915_GEM_CREATE_EXT_MEMORY_REGIONS 0 | 
| Christopher Ferris | a479261 | 2022-01-10 13:51:15 -0800 | [diff] [blame] | 994 | #define I915_GEM_CREATE_EXT_PROTECTED_CONTENT 1 | 
| Christopher Ferris | 8666d04 | 2023-09-06 14:55:31 -0700 | [diff] [blame] | 995 | #define I915_GEM_CREATE_EXT_SET_PAT 2 | 
| Christopher Ferris | 3a39c0b | 2021-09-02 00:03:38 +0000 | [diff] [blame] | 996 | __u64 extensions; | 
|  | 997 | }; | 
|  | 998 | struct drm_i915_gem_create_ext_memory_regions { | 
|  | 999 | struct i915_user_extension base; | 
|  | 1000 | __u32 pad; | 
|  | 1001 | __u32 num_regions; | 
|  | 1002 | __u64 regions; | 
|  | 1003 | }; | 
| Christopher Ferris | a479261 | 2022-01-10 13:51:15 -0800 | [diff] [blame] | 1004 | struct drm_i915_gem_create_ext_protected_content { | 
|  | 1005 | struct i915_user_extension base; | 
|  | 1006 | __u32 flags; | 
|  | 1007 | }; | 
| Christopher Ferris | 8666d04 | 2023-09-06 14:55:31 -0700 | [diff] [blame] | 1008 | struct drm_i915_gem_create_ext_set_pat { | 
|  | 1009 | struct i915_user_extension base; | 
|  | 1010 | __u32 pat_index; | 
|  | 1011 | __u32 rsvd; | 
|  | 1012 | }; | 
| Christopher Ferris | a479261 | 2022-01-10 13:51:15 -0800 | [diff] [blame] | 1013 | #define I915_PROTECTED_CONTENT_DEFAULT_SESSION 0xf | 
| Christopher Ferris | 106b3a8 | 2016-08-24 12:15:38 -0700 | [diff] [blame] | 1014 | #ifdef __cplusplus | 
| Christopher Ferris | 48fe0ae | 2019-01-10 15:59:33 -0800 | [diff] [blame] | 1015 | } | 
| Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 1016 | #endif | 
| Christopher Ferris | 48af7cb | 2017-02-21 12:35:09 -0800 | [diff] [blame] | 1017 | #endif |