blob: 1c7990593bfbb5c6b5ed3077c904c80b8eb2a992 [file] [log] [blame]
Ben Cheng655a7c02013-10-16 16:09:24 -07001/****************************************************************************
2 ****************************************************************************
3 ***
4 *** This header was automatically generated from a Linux kernel header
5 *** of the same name, to make information necessary for userspace to
6 *** call into the kernel available to libc. It contains only constants,
7 *** structures, and macros generated from the original header, and thus,
8 *** contains no copyrightable information.
9 ***
10 *** To edit the content of this header, modify the corresponding
11 *** source file (e.g. under external/kernel-headers/original/) then
12 *** run bionic/libc/kernel/tools/update_all.py
13 ***
14 *** Any manual change here will be lost the next time this script will
15 *** be run. You've been warned!
16 ***
17 ****************************************************************************
18 ****************************************************************************/
19#ifndef _UAPI_I915_DRM_H_
20#define _UAPI_I915_DRM_H_
Christopher Ferris106b3a82016-08-24 12:15:38 -070021#include "drm.h"
22#ifdef __cplusplus
Christopher Ferris48fe0ae2019-01-10 15:59:33 -080023extern "C" {
Christopher Ferris106b3a82016-08-24 12:15:38 -070024#endif
25#define I915_L3_PARITY_UEVENT "L3_PARITY_ERROR"
Christopher Ferris38062f92014-07-09 15:33:25 -070026#define I915_ERROR_UEVENT "ERROR"
27#define I915_RESET_UEVENT "RESET"
Christopher Ferrisaeddbcf2019-07-08 12:45:46 -070028struct i915_user_extension {
29 __u64 next_extension;
30 __u32 name;
31 __u32 flags;
32 __u32 rsvd[4];
33};
Christopher Ferris6a9755d2017-01-13 14:09:31 -080034enum i915_mocs_table_index {
35 I915_MOCS_UNCACHED,
36 I915_MOCS_PTE,
37 I915_MOCS_CACHED,
Christopher Ferris6a9755d2017-01-13 14:09:31 -080038};
Christopher Ferris76a1d452018-06-27 14:12:29 -070039enum drm_i915_gem_engine_class {
40 I915_ENGINE_CLASS_RENDER = 0,
41 I915_ENGINE_CLASS_COPY = 1,
42 I915_ENGINE_CLASS_VIDEO = 2,
43 I915_ENGINE_CLASS_VIDEO_ENHANCE = 3,
Christopher Ferris80ae69d2022-08-02 16:32:21 -070044 I915_ENGINE_CLASS_COMPUTE = 4,
Christopher Ferris76a1d452018-06-27 14:12:29 -070045 I915_ENGINE_CLASS_INVALID = - 1
46};
Christopher Ferrisaeddbcf2019-07-08 12:45:46 -070047struct i915_engine_class_instance {
48 __u16 engine_class;
Christopher Ferrisb8a95e22019-10-02 18:29:20 -070049#define I915_ENGINE_CLASS_INVALID_NONE - 1
50#define I915_ENGINE_CLASS_INVALID_VIRTUAL - 2
Christopher Ferris80ae69d2022-08-02 16:32:21 -070051 __u16 engine_instance;
Christopher Ferrisaeddbcf2019-07-08 12:45:46 -070052};
Christopher Ferris76a1d452018-06-27 14:12:29 -070053enum drm_i915_pmu_engine_sample {
54 I915_SAMPLE_BUSY = 0,
55 I915_SAMPLE_WAIT = 1,
56 I915_SAMPLE_SEMA = 2
57};
58#define I915_PMU_SAMPLE_BITS (4)
59#define I915_PMU_SAMPLE_MASK (0xf)
60#define I915_PMU_SAMPLE_INSTANCE_BITS (8)
61#define I915_PMU_CLASS_SHIFT (I915_PMU_SAMPLE_BITS + I915_PMU_SAMPLE_INSTANCE_BITS)
62#define __I915_PMU_ENGINE(class,instance,sample) ((class) << I915_PMU_CLASS_SHIFT | (instance) << I915_PMU_SAMPLE_BITS | (sample))
63#define I915_PMU_ENGINE_BUSY(class,instance) __I915_PMU_ENGINE(class, instance, I915_SAMPLE_BUSY)
64#define I915_PMU_ENGINE_WAIT(class,instance) __I915_PMU_ENGINE(class, instance, I915_SAMPLE_WAIT)
65#define I915_PMU_ENGINE_SEMA(class,instance) __I915_PMU_ENGINE(class, instance, I915_SAMPLE_SEMA)
66#define __I915_PMU_OTHER(x) (__I915_PMU_ENGINE(0xff, 0xff, 0xf) + 1 + (x))
67#define I915_PMU_ACTUAL_FREQUENCY __I915_PMU_OTHER(0)
68#define I915_PMU_REQUESTED_FREQUENCY __I915_PMU_OTHER(1)
69#define I915_PMU_INTERRUPTS __I915_PMU_OTHER(2)
70#define I915_PMU_RC6_RESIDENCY __I915_PMU_OTHER(3)
Christopher Ferrisa9750ed2021-05-03 14:02:49 -070071#define I915_PMU_SOFTWARE_GT_AWAKE_TIME __I915_PMU_OTHER(4)
Christopher Ferris76a1d452018-06-27 14:12:29 -070072#define I915_PMU_LAST I915_PMU_RC6_RESIDENCY
Christopher Ferris38062f92014-07-09 15:33:25 -070073#define I915_NR_TEX_REGIONS 255
Ben Cheng655a7c02013-10-16 16:09:24 -070074#define I915_LOG_MIN_TEX_REGION_SIZE 14
75typedef struct _drm_i915_init {
Christopher Ferris6a9755d2017-01-13 14:09:31 -080076 enum {
Tao Baod7db5942015-01-28 10:07:51 -080077 I915_INIT_DMA = 0x01,
78 I915_CLEANUP_DMA = 0x02,
Tao Baod7db5942015-01-28 10:07:51 -080079 I915_RESUME_DMA = 0x03
Christopher Ferris6a9755d2017-01-13 14:09:31 -080080 } func;
Tao Baod7db5942015-01-28 10:07:51 -080081 unsigned int mmio_offset;
82 int sarea_priv_offset;
Tao Baod7db5942015-01-28 10:07:51 -080083 unsigned int ring_start;
Christopher Ferris6a9755d2017-01-13 14:09:31 -080084 unsigned int ring_end;
Tao Baod7db5942015-01-28 10:07:51 -080085 unsigned int ring_size;
86 unsigned int front_offset;
Tao Baod7db5942015-01-28 10:07:51 -080087 unsigned int back_offset;
Christopher Ferris6a9755d2017-01-13 14:09:31 -080088 unsigned int depth_offset;
Tao Baod7db5942015-01-28 10:07:51 -080089 unsigned int w;
90 unsigned int h;
Tao Baod7db5942015-01-28 10:07:51 -080091 unsigned int pitch;
Christopher Ferris6a9755d2017-01-13 14:09:31 -080092 unsigned int pitch_bits;
Tao Baod7db5942015-01-28 10:07:51 -080093 unsigned int back_pitch;
94 unsigned int depth_pitch;
Tao Baod7db5942015-01-28 10:07:51 -080095 unsigned int cpp;
Christopher Ferris6a9755d2017-01-13 14:09:31 -080096 unsigned int chipset;
Ben Cheng655a7c02013-10-16 16:09:24 -070097} drm_i915_init_t;
Ben Cheng655a7c02013-10-16 16:09:24 -070098typedef struct _drm_i915_sarea {
Tao Baod7db5942015-01-28 10:07:51 -080099 struct drm_tex_region texList[I915_NR_TEX_REGIONS + 1];
Christopher Ferris6a9755d2017-01-13 14:09:31 -0800100 int last_upload;
Tao Baod7db5942015-01-28 10:07:51 -0800101 int last_enqueue;
102 int last_dispatch;
Tao Baod7db5942015-01-28 10:07:51 -0800103 int ctxOwner;
Christopher Ferris6a9755d2017-01-13 14:09:31 -0800104 int texAge;
Tao Baod7db5942015-01-28 10:07:51 -0800105 int pf_enabled;
106 int pf_active;
Tao Baod7db5942015-01-28 10:07:51 -0800107 int pf_current_page;
Christopher Ferris6a9755d2017-01-13 14:09:31 -0800108 int perf_boxes;
Tao Baod7db5942015-01-28 10:07:51 -0800109 int width, height;
110 drm_handle_t front_handle;
Tao Baod7db5942015-01-28 10:07:51 -0800111 int front_offset;
Christopher Ferris6a9755d2017-01-13 14:09:31 -0800112 int front_size;
Tao Baod7db5942015-01-28 10:07:51 -0800113 drm_handle_t back_handle;
114 int back_offset;
Tao Baod7db5942015-01-28 10:07:51 -0800115 int back_size;
Christopher Ferris6a9755d2017-01-13 14:09:31 -0800116 drm_handle_t depth_handle;
Tao Baod7db5942015-01-28 10:07:51 -0800117 int depth_offset;
118 int depth_size;
Tao Baod7db5942015-01-28 10:07:51 -0800119 drm_handle_t tex_handle;
Christopher Ferris6a9755d2017-01-13 14:09:31 -0800120 int tex_offset;
Tao Baod7db5942015-01-28 10:07:51 -0800121 int tex_size;
122 int log_tex_granularity;
Tao Baod7db5942015-01-28 10:07:51 -0800123 int pitch;
Christopher Ferris6a9755d2017-01-13 14:09:31 -0800124 int rotation;
Tao Baod7db5942015-01-28 10:07:51 -0800125 int rotated_offset;
126 int rotated_size;
Tao Baod7db5942015-01-28 10:07:51 -0800127 int rotated_pitch;
Christopher Ferris6a9755d2017-01-13 14:09:31 -0800128 int virtualX, virtualY;
Tao Baod7db5942015-01-28 10:07:51 -0800129 unsigned int front_tiled;
130 unsigned int back_tiled;
Tao Baod7db5942015-01-28 10:07:51 -0800131 unsigned int depth_tiled;
Christopher Ferris6a9755d2017-01-13 14:09:31 -0800132 unsigned int rotated_tiled;
Tao Baod7db5942015-01-28 10:07:51 -0800133 unsigned int rotated2_tiled;
134 int pipeA_x;
Tao Baod7db5942015-01-28 10:07:51 -0800135 int pipeA_y;
Christopher Ferris6a9755d2017-01-13 14:09:31 -0800136 int pipeA_w;
Tao Baod7db5942015-01-28 10:07:51 -0800137 int pipeA_h;
138 int pipeB_x;
Tao Baod7db5942015-01-28 10:07:51 -0800139 int pipeB_y;
Christopher Ferris6a9755d2017-01-13 14:09:31 -0800140 int pipeB_w;
Tao Baod7db5942015-01-28 10:07:51 -0800141 int pipeB_h;
142 drm_handle_t unused_handle;
Tao Baod7db5942015-01-28 10:07:51 -0800143 __u32 unused1, unused2, unused3;
Christopher Ferris6a9755d2017-01-13 14:09:31 -0800144 __u32 front_bo_handle;
Tao Baod7db5942015-01-28 10:07:51 -0800145 __u32 back_bo_handle;
146 __u32 unused_bo_handle;
Tao Baod7db5942015-01-28 10:07:51 -0800147 __u32 depth_bo_handle;
Christopher Ferris6a9755d2017-01-13 14:09:31 -0800148} drm_i915_sarea_t;
Ben Cheng655a7c02013-10-16 16:09:24 -0700149#define planeA_x pipeA_x
Ben Cheng655a7c02013-10-16 16:09:24 -0700150#define planeA_y pipeA_y
151#define planeA_w pipeA_w
Christopher Ferris6a9755d2017-01-13 14:09:31 -0800152#define planeA_h pipeA_h
Ben Cheng655a7c02013-10-16 16:09:24 -0700153#define planeB_x pipeB_x
Ben Cheng655a7c02013-10-16 16:09:24 -0700154#define planeB_y pipeB_y
155#define planeB_w pipeB_w
Christopher Ferris6a9755d2017-01-13 14:09:31 -0800156#define planeB_h pipeB_h
Ben Cheng655a7c02013-10-16 16:09:24 -0700157#define I915_BOX_RING_EMPTY 0x1
Ben Cheng655a7c02013-10-16 16:09:24 -0700158#define I915_BOX_FLIP 0x2
159#define I915_BOX_WAIT 0x4
Christopher Ferris6a9755d2017-01-13 14:09:31 -0800160#define I915_BOX_TEXTURE_LOAD 0x8
Ben Cheng655a7c02013-10-16 16:09:24 -0700161#define I915_BOX_LOST_CONTEXT 0x10
Ben Cheng655a7c02013-10-16 16:09:24 -0700162#define DRM_I915_INIT 0x00
163#define DRM_I915_FLUSH 0x01
Christopher Ferris6a9755d2017-01-13 14:09:31 -0800164#define DRM_I915_FLIP 0x02
Ben Cheng655a7c02013-10-16 16:09:24 -0700165#define DRM_I915_BATCHBUFFER 0x03
Ben Cheng655a7c02013-10-16 16:09:24 -0700166#define DRM_I915_IRQ_EMIT 0x04
167#define DRM_I915_IRQ_WAIT 0x05
Christopher Ferris6a9755d2017-01-13 14:09:31 -0800168#define DRM_I915_GETPARAM 0x06
Ben Cheng655a7c02013-10-16 16:09:24 -0700169#define DRM_I915_SETPARAM 0x07
Ben Cheng655a7c02013-10-16 16:09:24 -0700170#define DRM_I915_ALLOC 0x08
171#define DRM_I915_FREE 0x09
Christopher Ferris6a9755d2017-01-13 14:09:31 -0800172#define DRM_I915_INIT_HEAP 0x0a
Ben Cheng655a7c02013-10-16 16:09:24 -0700173#define DRM_I915_CMDBUFFER 0x0b
Ben Cheng655a7c02013-10-16 16:09:24 -0700174#define DRM_I915_DESTROY_HEAP 0x0c
175#define DRM_I915_SET_VBLANK_PIPE 0x0d
Christopher Ferris6a9755d2017-01-13 14:09:31 -0800176#define DRM_I915_GET_VBLANK_PIPE 0x0e
Ben Cheng655a7c02013-10-16 16:09:24 -0700177#define DRM_I915_VBLANK_SWAP 0x0f
Ben Cheng655a7c02013-10-16 16:09:24 -0700178#define DRM_I915_HWS_ADDR 0x11
179#define DRM_I915_GEM_INIT 0x13
Christopher Ferris6a9755d2017-01-13 14:09:31 -0800180#define DRM_I915_GEM_EXECBUFFER 0x14
Ben Cheng655a7c02013-10-16 16:09:24 -0700181#define DRM_I915_GEM_PIN 0x15
Ben Cheng655a7c02013-10-16 16:09:24 -0700182#define DRM_I915_GEM_UNPIN 0x16
183#define DRM_I915_GEM_BUSY 0x17
Christopher Ferris6a9755d2017-01-13 14:09:31 -0800184#define DRM_I915_GEM_THROTTLE 0x18
Ben Cheng655a7c02013-10-16 16:09:24 -0700185#define DRM_I915_GEM_ENTERVT 0x19
Ben Cheng655a7c02013-10-16 16:09:24 -0700186#define DRM_I915_GEM_LEAVEVT 0x1a
187#define DRM_I915_GEM_CREATE 0x1b
Christopher Ferris6a9755d2017-01-13 14:09:31 -0800188#define DRM_I915_GEM_PREAD 0x1c
Ben Cheng655a7c02013-10-16 16:09:24 -0700189#define DRM_I915_GEM_PWRITE 0x1d
Ben Cheng655a7c02013-10-16 16:09:24 -0700190#define DRM_I915_GEM_MMAP 0x1e
191#define DRM_I915_GEM_SET_DOMAIN 0x1f
Christopher Ferris6a9755d2017-01-13 14:09:31 -0800192#define DRM_I915_GEM_SW_FINISH 0x20
Ben Cheng655a7c02013-10-16 16:09:24 -0700193#define DRM_I915_GEM_SET_TILING 0x21
Ben Cheng655a7c02013-10-16 16:09:24 -0700194#define DRM_I915_GEM_GET_TILING 0x22
195#define DRM_I915_GEM_GET_APERTURE 0x23
Christopher Ferris6a9755d2017-01-13 14:09:31 -0800196#define DRM_I915_GEM_MMAP_GTT 0x24
Ben Cheng655a7c02013-10-16 16:09:24 -0700197#define DRM_I915_GET_PIPE_FROM_CRTC_ID 0x25
Ben Cheng655a7c02013-10-16 16:09:24 -0700198#define DRM_I915_GEM_MADVISE 0x26
199#define DRM_I915_OVERLAY_PUT_IMAGE 0x27
Christopher Ferris6a9755d2017-01-13 14:09:31 -0800200#define DRM_I915_OVERLAY_ATTRS 0x28
Ben Cheng655a7c02013-10-16 16:09:24 -0700201#define DRM_I915_GEM_EXECBUFFER2 0x29
Christopher Ferris525ce912017-07-26 13:12:53 -0700202#define DRM_I915_GEM_EXECBUFFER2_WR DRM_I915_GEM_EXECBUFFER2
Ben Cheng655a7c02013-10-16 16:09:24 -0700203#define DRM_I915_GET_SPRITE_COLORKEY 0x2a
204#define DRM_I915_SET_SPRITE_COLORKEY 0x2b
Christopher Ferris6a9755d2017-01-13 14:09:31 -0800205#define DRM_I915_GEM_WAIT 0x2c
Ben Cheng655a7c02013-10-16 16:09:24 -0700206#define DRM_I915_GEM_CONTEXT_CREATE 0x2d
Ben Cheng655a7c02013-10-16 16:09:24 -0700207#define DRM_I915_GEM_CONTEXT_DESTROY 0x2e
208#define DRM_I915_GEM_SET_CACHING 0x2f
Christopher Ferris6a9755d2017-01-13 14:09:31 -0800209#define DRM_I915_GEM_GET_CACHING 0x30
Ben Cheng655a7c02013-10-16 16:09:24 -0700210#define DRM_I915_REG_READ 0x31
Christopher Ferris38062f92014-07-09 15:33:25 -0700211#define DRM_I915_GET_RESET_STATS 0x32
Christopher Ferrisba8d4f42014-09-03 19:56:49 -0700212#define DRM_I915_GEM_USERPTR 0x33
Christopher Ferris6a9755d2017-01-13 14:09:31 -0800213#define DRM_I915_GEM_CONTEXT_GETPARAM 0x34
Christopher Ferris05d08e92016-02-04 13:16:38 -0800214#define DRM_I915_GEM_CONTEXT_SETPARAM 0x35
Christopher Ferris525ce912017-07-26 13:12:53 -0700215#define DRM_I915_PERF_OPEN 0x36
Christopher Ferris1308ad32017-11-14 17:32:13 -0800216#define DRM_I915_PERF_ADD_CONFIG 0x37
217#define DRM_I915_PERF_REMOVE_CONFIG 0x38
Christopher Ferris76a1d452018-06-27 14:12:29 -0700218#define DRM_I915_QUERY 0x39
Christopher Ferrisb8a95e22019-10-02 18:29:20 -0700219#define DRM_I915_GEM_VM_CREATE 0x3a
220#define DRM_I915_GEM_VM_DESTROY 0x3b
Christopher Ferris3a39c0b2021-09-02 00:03:38 +0000221#define DRM_I915_GEM_CREATE_EXT 0x3c
Tao Baod7db5942015-01-28 10:07:51 -0800222#define DRM_IOCTL_I915_INIT DRM_IOW(DRM_COMMAND_BASE + DRM_I915_INIT, drm_i915_init_t)
223#define DRM_IOCTL_I915_FLUSH DRM_IO(DRM_COMMAND_BASE + DRM_I915_FLUSH)
Christopher Ferris6a9755d2017-01-13 14:09:31 -0800224#define DRM_IOCTL_I915_FLIP DRM_IO(DRM_COMMAND_BASE + DRM_I915_FLIP)
Tao Baod7db5942015-01-28 10:07:51 -0800225#define DRM_IOCTL_I915_BATCHBUFFER DRM_IOW(DRM_COMMAND_BASE + DRM_I915_BATCHBUFFER, drm_i915_batchbuffer_t)
Ben Cheng655a7c02013-10-16 16:09:24 -0700226#define DRM_IOCTL_I915_IRQ_EMIT DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_IRQ_EMIT, drm_i915_irq_emit_t)
Tao Baod7db5942015-01-28 10:07:51 -0800227#define DRM_IOCTL_I915_IRQ_WAIT DRM_IOW(DRM_COMMAND_BASE + DRM_I915_IRQ_WAIT, drm_i915_irq_wait_t)
Christopher Ferris6a9755d2017-01-13 14:09:31 -0800228#define DRM_IOCTL_I915_GETPARAM DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GETPARAM, drm_i915_getparam_t)
Tao Baod7db5942015-01-28 10:07:51 -0800229#define DRM_IOCTL_I915_SETPARAM DRM_IOW(DRM_COMMAND_BASE + DRM_I915_SETPARAM, drm_i915_setparam_t)
Ben Cheng655a7c02013-10-16 16:09:24 -0700230#define DRM_IOCTL_I915_ALLOC DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_ALLOC, drm_i915_mem_alloc_t)
Tao Baod7db5942015-01-28 10:07:51 -0800231#define DRM_IOCTL_I915_FREE DRM_IOW(DRM_COMMAND_BASE + DRM_I915_FREE, drm_i915_mem_free_t)
Christopher Ferris6a9755d2017-01-13 14:09:31 -0800232#define DRM_IOCTL_I915_INIT_HEAP DRM_IOW(DRM_COMMAND_BASE + DRM_I915_INIT_HEAP, drm_i915_mem_init_heap_t)
Tao Baod7db5942015-01-28 10:07:51 -0800233#define DRM_IOCTL_I915_CMDBUFFER DRM_IOW(DRM_COMMAND_BASE + DRM_I915_CMDBUFFER, drm_i915_cmdbuffer_t)
234#define DRM_IOCTL_I915_DESTROY_HEAP DRM_IOW(DRM_COMMAND_BASE + DRM_I915_DESTROY_HEAP, drm_i915_mem_destroy_heap_t)
235#define DRM_IOCTL_I915_SET_VBLANK_PIPE DRM_IOW(DRM_COMMAND_BASE + DRM_I915_SET_VBLANK_PIPE, drm_i915_vblank_pipe_t)
Christopher Ferris6a9755d2017-01-13 14:09:31 -0800236#define DRM_IOCTL_I915_GET_VBLANK_PIPE DRM_IOR(DRM_COMMAND_BASE + DRM_I915_GET_VBLANK_PIPE, drm_i915_vblank_pipe_t)
Christopher Ferrisba8d4f42014-09-03 19:56:49 -0700237#define DRM_IOCTL_I915_VBLANK_SWAP DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_VBLANK_SWAP, drm_i915_vblank_swap_t)
Ben Cheng655a7c02013-10-16 16:09:24 -0700238#define DRM_IOCTL_I915_HWS_ADDR DRM_IOW(DRM_COMMAND_BASE + DRM_I915_HWS_ADDR, struct drm_i915_gem_init)
239#define DRM_IOCTL_I915_GEM_INIT DRM_IOW(DRM_COMMAND_BASE + DRM_I915_GEM_INIT, struct drm_i915_gem_init)
Christopher Ferris6a9755d2017-01-13 14:09:31 -0800240#define DRM_IOCTL_I915_GEM_EXECBUFFER DRM_IOW(DRM_COMMAND_BASE + DRM_I915_GEM_EXECBUFFER, struct drm_i915_gem_execbuffer)
Christopher Ferrisba8d4f42014-09-03 19:56:49 -0700241#define DRM_IOCTL_I915_GEM_EXECBUFFER2 DRM_IOW(DRM_COMMAND_BASE + DRM_I915_GEM_EXECBUFFER2, struct drm_i915_gem_execbuffer2)
Christopher Ferris525ce912017-07-26 13:12:53 -0700242#define DRM_IOCTL_I915_GEM_EXECBUFFER2_WR DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GEM_EXECBUFFER2_WR, struct drm_i915_gem_execbuffer2)
Ben Cheng655a7c02013-10-16 16:09:24 -0700243#define DRM_IOCTL_I915_GEM_PIN DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GEM_PIN, struct drm_i915_gem_pin)
244#define DRM_IOCTL_I915_GEM_UNPIN DRM_IOW(DRM_COMMAND_BASE + DRM_I915_GEM_UNPIN, struct drm_i915_gem_unpin)
Christopher Ferris6a9755d2017-01-13 14:09:31 -0800245#define DRM_IOCTL_I915_GEM_BUSY DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GEM_BUSY, struct drm_i915_gem_busy)
Christopher Ferrisba8d4f42014-09-03 19:56:49 -0700246#define DRM_IOCTL_I915_GEM_SET_CACHING DRM_IOW(DRM_COMMAND_BASE + DRM_I915_GEM_SET_CACHING, struct drm_i915_gem_caching)
Ben Cheng655a7c02013-10-16 16:09:24 -0700247#define DRM_IOCTL_I915_GEM_GET_CACHING DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GEM_GET_CACHING, struct drm_i915_gem_caching)
Tao Baod7db5942015-01-28 10:07:51 -0800248#define DRM_IOCTL_I915_GEM_THROTTLE DRM_IO(DRM_COMMAND_BASE + DRM_I915_GEM_THROTTLE)
Christopher Ferris6a9755d2017-01-13 14:09:31 -0800249#define DRM_IOCTL_I915_GEM_ENTERVT DRM_IO(DRM_COMMAND_BASE + DRM_I915_GEM_ENTERVT)
Christopher Ferrisba8d4f42014-09-03 19:56:49 -0700250#define DRM_IOCTL_I915_GEM_LEAVEVT DRM_IO(DRM_COMMAND_BASE + DRM_I915_GEM_LEAVEVT)
Ben Cheng655a7c02013-10-16 16:09:24 -0700251#define DRM_IOCTL_I915_GEM_CREATE DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GEM_CREATE, struct drm_i915_gem_create)
Christopher Ferris3a39c0b2021-09-02 00:03:38 +0000252#define DRM_IOCTL_I915_GEM_CREATE_EXT DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GEM_CREATE_EXT, struct drm_i915_gem_create_ext)
Tao Baod7db5942015-01-28 10:07:51 -0800253#define DRM_IOCTL_I915_GEM_PREAD DRM_IOW(DRM_COMMAND_BASE + DRM_I915_GEM_PREAD, struct drm_i915_gem_pread)
Christopher Ferris6a9755d2017-01-13 14:09:31 -0800254#define DRM_IOCTL_I915_GEM_PWRITE DRM_IOW(DRM_COMMAND_BASE + DRM_I915_GEM_PWRITE, struct drm_i915_gem_pwrite)
Christopher Ferrisba8d4f42014-09-03 19:56:49 -0700255#define DRM_IOCTL_I915_GEM_MMAP DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GEM_MMAP, struct drm_i915_gem_mmap)
Ben Cheng655a7c02013-10-16 16:09:24 -0700256#define DRM_IOCTL_I915_GEM_MMAP_GTT DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GEM_MMAP_GTT, struct drm_i915_gem_mmap_gtt)
Christopher Ferrisbb9fcb42020-04-06 11:38:04 -0700257#define DRM_IOCTL_I915_GEM_MMAP_OFFSET DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GEM_MMAP_GTT, struct drm_i915_gem_mmap_offset)
Tao Baod7db5942015-01-28 10:07:51 -0800258#define DRM_IOCTL_I915_GEM_SET_DOMAIN DRM_IOW(DRM_COMMAND_BASE + DRM_I915_GEM_SET_DOMAIN, struct drm_i915_gem_set_domain)
Christopher Ferris6a9755d2017-01-13 14:09:31 -0800259#define DRM_IOCTL_I915_GEM_SW_FINISH DRM_IOW(DRM_COMMAND_BASE + DRM_I915_GEM_SW_FINISH, struct drm_i915_gem_sw_finish)
Tao Baod7db5942015-01-28 10:07:51 -0800260#define DRM_IOCTL_I915_GEM_SET_TILING DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GEM_SET_TILING, struct drm_i915_gem_set_tiling)
261#define DRM_IOCTL_I915_GEM_GET_TILING DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GEM_GET_TILING, struct drm_i915_gem_get_tiling)
262#define DRM_IOCTL_I915_GEM_GET_APERTURE DRM_IOR(DRM_COMMAND_BASE + DRM_I915_GEM_GET_APERTURE, struct drm_i915_gem_get_aperture)
Christopher Ferris6a9755d2017-01-13 14:09:31 -0800263#define DRM_IOCTL_I915_GET_PIPE_FROM_CRTC_ID DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GET_PIPE_FROM_CRTC_ID, struct drm_i915_get_pipe_from_crtc_id)
Christopher Ferrisba8d4f42014-09-03 19:56:49 -0700264#define DRM_IOCTL_I915_GEM_MADVISE DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GEM_MADVISE, struct drm_i915_gem_madvise)
Ben Cheng655a7c02013-10-16 16:09:24 -0700265#define DRM_IOCTL_I915_OVERLAY_PUT_IMAGE DRM_IOW(DRM_COMMAND_BASE + DRM_I915_OVERLAY_PUT_IMAGE, struct drm_intel_overlay_put_image)
266#define DRM_IOCTL_I915_OVERLAY_ATTRS DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_OVERLAY_ATTRS, struct drm_intel_overlay_attrs)
Christopher Ferris6a9755d2017-01-13 14:09:31 -0800267#define DRM_IOCTL_I915_SET_SPRITE_COLORKEY DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_SET_SPRITE_COLORKEY, struct drm_intel_sprite_colorkey)
Christopher Ferris05d08e92016-02-04 13:16:38 -0800268#define DRM_IOCTL_I915_GET_SPRITE_COLORKEY DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GET_SPRITE_COLORKEY, struct drm_intel_sprite_colorkey)
Ben Cheng655a7c02013-10-16 16:09:24 -0700269#define DRM_IOCTL_I915_GEM_WAIT DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GEM_WAIT, struct drm_i915_gem_wait)
Tao Baod7db5942015-01-28 10:07:51 -0800270#define DRM_IOCTL_I915_GEM_CONTEXT_CREATE DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GEM_CONTEXT_CREATE, struct drm_i915_gem_context_create)
Christopher Ferrisaeddbcf2019-07-08 12:45:46 -0700271#define DRM_IOCTL_I915_GEM_CONTEXT_CREATE_EXT DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GEM_CONTEXT_CREATE, struct drm_i915_gem_context_create_ext)
Christopher Ferris6a9755d2017-01-13 14:09:31 -0800272#define DRM_IOCTL_I915_GEM_CONTEXT_DESTROY DRM_IOW(DRM_COMMAND_BASE + DRM_I915_GEM_CONTEXT_DESTROY, struct drm_i915_gem_context_destroy)
Tao Baod7db5942015-01-28 10:07:51 -0800273#define DRM_IOCTL_I915_REG_READ DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_REG_READ, struct drm_i915_reg_read)
274#define DRM_IOCTL_I915_GET_RESET_STATS DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GET_RESET_STATS, struct drm_i915_reset_stats)
275#define DRM_IOCTL_I915_GEM_USERPTR DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GEM_USERPTR, struct drm_i915_gem_userptr)
Christopher Ferris6a9755d2017-01-13 14:09:31 -0800276#define DRM_IOCTL_I915_GEM_CONTEXT_GETPARAM DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GEM_CONTEXT_GETPARAM, struct drm_i915_gem_context_param)
Christopher Ferris05d08e92016-02-04 13:16:38 -0800277#define DRM_IOCTL_I915_GEM_CONTEXT_SETPARAM DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GEM_CONTEXT_SETPARAM, struct drm_i915_gem_context_param)
Christopher Ferris525ce912017-07-26 13:12:53 -0700278#define DRM_IOCTL_I915_PERF_OPEN DRM_IOW(DRM_COMMAND_BASE + DRM_I915_PERF_OPEN, struct drm_i915_perf_open_param)
Christopher Ferris1308ad32017-11-14 17:32:13 -0800279#define DRM_IOCTL_I915_PERF_ADD_CONFIG DRM_IOW(DRM_COMMAND_BASE + DRM_I915_PERF_ADD_CONFIG, struct drm_i915_perf_oa_config)
280#define DRM_IOCTL_I915_PERF_REMOVE_CONFIG DRM_IOW(DRM_COMMAND_BASE + DRM_I915_PERF_REMOVE_CONFIG, __u64)
Christopher Ferris76a1d452018-06-27 14:12:29 -0700281#define DRM_IOCTL_I915_QUERY DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_QUERY, struct drm_i915_query)
Christopher Ferrisb8a95e22019-10-02 18:29:20 -0700282#define DRM_IOCTL_I915_GEM_VM_CREATE DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GEM_VM_CREATE, struct drm_i915_gem_vm_control)
283#define DRM_IOCTL_I915_GEM_VM_DESTROY DRM_IOW(DRM_COMMAND_BASE + DRM_I915_GEM_VM_DESTROY, struct drm_i915_gem_vm_control)
Ben Cheng655a7c02013-10-16 16:09:24 -0700284typedef struct drm_i915_batchbuffer {
Tao Baod7db5942015-01-28 10:07:51 -0800285 int start;
Christopher Ferris6a9755d2017-01-13 14:09:31 -0800286 int used;
Tao Baod7db5942015-01-28 10:07:51 -0800287 int DR1;
288 int DR4;
Tao Baod7db5942015-01-28 10:07:51 -0800289 int num_cliprects;
Christopher Ferris6a9755d2017-01-13 14:09:31 -0800290 struct drm_clip_rect __user * cliprects;
Christopher Ferris38062f92014-07-09 15:33:25 -0700291} drm_i915_batchbuffer_t;
Ben Cheng655a7c02013-10-16 16:09:24 -0700292typedef struct _drm_i915_cmdbuffer {
Tao Baod7db5942015-01-28 10:07:51 -0800293 char __user * buf;
Christopher Ferris6a9755d2017-01-13 14:09:31 -0800294 int sz;
Tao Baod7db5942015-01-28 10:07:51 -0800295 int DR1;
296 int DR4;
Tao Baod7db5942015-01-28 10:07:51 -0800297 int num_cliprects;
Christopher Ferris6a9755d2017-01-13 14:09:31 -0800298 struct drm_clip_rect __user * cliprects;
Christopher Ferris38062f92014-07-09 15:33:25 -0700299} drm_i915_cmdbuffer_t;
Ben Cheng655a7c02013-10-16 16:09:24 -0700300typedef struct drm_i915_irq_emit {
Tao Baod7db5942015-01-28 10:07:51 -0800301 int __user * irq_seq;
Christopher Ferris6a9755d2017-01-13 14:09:31 -0800302} drm_i915_irq_emit_t;
Christopher Ferris38062f92014-07-09 15:33:25 -0700303typedef struct drm_i915_irq_wait {
Tao Baod7db5942015-01-28 10:07:51 -0800304 int irq_seq;
Ben Cheng655a7c02013-10-16 16:09:24 -0700305} drm_i915_irq_wait_t;
Christopher Ferrisd842e432019-03-07 10:21:59 -0800306#define I915_GEM_PPGTT_NONE 0
307#define I915_GEM_PPGTT_ALIASING 1
308#define I915_GEM_PPGTT_FULL 2
Christopher Ferris6a9755d2017-01-13 14:09:31 -0800309#define I915_PARAM_IRQ_ACTIVE 1
Christopher Ferris38062f92014-07-09 15:33:25 -0700310#define I915_PARAM_ALLOW_BATCHBUFFER 2
Ben Cheng655a7c02013-10-16 16:09:24 -0700311#define I915_PARAM_LAST_DISPATCH 3
312#define I915_PARAM_CHIPSET_ID 4
Christopher Ferris6a9755d2017-01-13 14:09:31 -0800313#define I915_PARAM_HAS_GEM 5
Christopher Ferris38062f92014-07-09 15:33:25 -0700314#define I915_PARAM_NUM_FENCES_AVAIL 6
Ben Cheng655a7c02013-10-16 16:09:24 -0700315#define I915_PARAM_HAS_OVERLAY 7
316#define I915_PARAM_HAS_PAGEFLIPPING 8
Christopher Ferris6a9755d2017-01-13 14:09:31 -0800317#define I915_PARAM_HAS_EXECBUF2 9
Christopher Ferris38062f92014-07-09 15:33:25 -0700318#define I915_PARAM_HAS_BSD 10
Ben Cheng655a7c02013-10-16 16:09:24 -0700319#define I915_PARAM_HAS_BLT 11
320#define I915_PARAM_HAS_RELAXED_FENCING 12
Christopher Ferris6a9755d2017-01-13 14:09:31 -0800321#define I915_PARAM_HAS_COHERENT_RINGS 13
Christopher Ferris38062f92014-07-09 15:33:25 -0700322#define I915_PARAM_HAS_EXEC_CONSTANTS 14
Ben Cheng655a7c02013-10-16 16:09:24 -0700323#define I915_PARAM_HAS_RELAXED_DELTA 15
324#define I915_PARAM_HAS_GEN7_SOL_RESET 16
Christopher Ferris6a9755d2017-01-13 14:09:31 -0800325#define I915_PARAM_HAS_LLC 17
Christopher Ferris38062f92014-07-09 15:33:25 -0700326#define I915_PARAM_HAS_ALIASING_PPGTT 18
Ben Cheng655a7c02013-10-16 16:09:24 -0700327#define I915_PARAM_HAS_WAIT_TIMEOUT 19
328#define I915_PARAM_HAS_SEMAPHORES 20
Christopher Ferris6a9755d2017-01-13 14:09:31 -0800329#define I915_PARAM_HAS_PRIME_VMAP_FLUSH 21
Christopher Ferris38062f92014-07-09 15:33:25 -0700330#define I915_PARAM_HAS_VEBOX 22
Ben Cheng655a7c02013-10-16 16:09:24 -0700331#define I915_PARAM_HAS_SECURE_BATCHES 23
332#define I915_PARAM_HAS_PINNED_BATCHES 24
Christopher Ferris6a9755d2017-01-13 14:09:31 -0800333#define I915_PARAM_HAS_EXEC_NO_RELOC 25
Christopher Ferris38062f92014-07-09 15:33:25 -0700334#define I915_PARAM_HAS_EXEC_HANDLE_LUT 26
335#define I915_PARAM_HAS_WT 27
Christopher Ferrisba8d4f42014-09-03 19:56:49 -0700336#define I915_PARAM_CMD_PARSER_VERSION 28
Christopher Ferris6a9755d2017-01-13 14:09:31 -0800337#define I915_PARAM_HAS_COHERENT_PHYS_GTT 29
Christopher Ferris05d08e92016-02-04 13:16:38 -0800338#define I915_PARAM_MMAP_VERSION 30
339#define I915_PARAM_HAS_BSD2 31
Christopher Ferris05d08e92016-02-04 13:16:38 -0800340#define I915_PARAM_REVISION 32
Christopher Ferris6a9755d2017-01-13 14:09:31 -0800341#define I915_PARAM_SUBSLICE_TOTAL 33
Christopher Ferris05d08e92016-02-04 13:16:38 -0800342#define I915_PARAM_EU_TOTAL 34
343#define I915_PARAM_HAS_GPU_RESET 35
Christopher Ferris05d08e92016-02-04 13:16:38 -0800344#define I915_PARAM_HAS_RESOURCE_STREAMER 36
Christopher Ferris6a9755d2017-01-13 14:09:31 -0800345#define I915_PARAM_HAS_EXEC_SOFTPIN 37
Christopher Ferris49f525c2016-12-12 14:55:36 -0800346#define I915_PARAM_HAS_POOLED_EU 38
347#define I915_PARAM_MIN_EU_IN_POOL 39
Christopher Ferris6a9755d2017-01-13 14:09:31 -0800348#define I915_PARAM_MMAP_GTT_VERSION 40
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800349#define I915_PARAM_HAS_SCHEDULER 41
Christopher Ferris934ec942018-01-31 15:29:16 -0800350#define I915_SCHEDULER_CAP_ENABLED (1ul << 0)
351#define I915_SCHEDULER_CAP_PRIORITY (1ul << 1)
352#define I915_SCHEDULER_CAP_PREEMPTION (1ul << 2)
Christopher Ferrisaeddbcf2019-07-08 12:45:46 -0700353#define I915_SCHEDULER_CAP_SEMAPHORES (1ul << 3)
Christopher Ferris9584fa42019-12-09 15:36:13 -0800354#define I915_SCHEDULER_CAP_ENGINE_BUSY_STATS (1ul << 4)
Christopher Ferris2abfa9e2021-11-01 16:26:06 -0700355#define I915_SCHEDULER_CAP_STATIC_PRIORITY_MAP (1ul << 5)
Christopher Ferris525ce912017-07-26 13:12:53 -0700356#define I915_PARAM_HUC_STATUS 42
357#define I915_PARAM_HAS_EXEC_ASYNC 43
358#define I915_PARAM_HAS_EXEC_FENCE 44
Christopher Ferris1308ad32017-11-14 17:32:13 -0800359#define I915_PARAM_HAS_EXEC_CAPTURE 45
360#define I915_PARAM_SLICE_MASK 46
361#define I915_PARAM_SUBSLICE_MASK 47
362#define I915_PARAM_HAS_EXEC_BATCH_FIRST 48
363#define I915_PARAM_HAS_EXEC_FENCE_ARRAY 49
Christopher Ferris76a1d452018-06-27 14:12:29 -0700364#define I915_PARAM_HAS_CONTEXT_ISOLATION 50
365#define I915_PARAM_CS_TIMESTAMP_FREQUENCY 51
Christopher Ferris86a48372019-01-10 14:14:59 -0800366#define I915_PARAM_MMAP_GTT_COHERENT 52
Christopher Ferrisb8a95e22019-10-02 18:29:20 -0700367#define I915_PARAM_HAS_EXEC_SUBMIT_FENCE 53
Christopher Ferrisd32ca142020-02-04 16:16:51 -0800368#define I915_PARAM_PERF_REVISION 54
Christopher Ferris32ff3f82020-12-14 13:10:04 -0800369#define I915_PARAM_HAS_EXEC_TIMELINE_FENCES 55
Christopher Ferris2abfa9e2021-11-01 16:26:06 -0700370#define I915_PARAM_HAS_USERPTR_PROBE 56
Ben Cheng655a7c02013-10-16 16:09:24 -0700371typedef struct drm_i915_getparam {
Christopher Ferris05d08e92016-02-04 13:16:38 -0800372 __s32 param;
Tao Baod7db5942015-01-28 10:07:51 -0800373 int __user * value;
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800374} drm_i915_getparam_t;
Ben Cheng655a7c02013-10-16 16:09:24 -0700375#define I915_SETPARAM_USE_MI_BATCHBUFFER_START 1
376#define I915_SETPARAM_TEX_LRU_LOG_GRANULARITY 2
377#define I915_SETPARAM_ALLOW_BATCHBUFFER 3
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800378#define I915_SETPARAM_NUM_USED_FENCES 4
Ben Cheng655a7c02013-10-16 16:09:24 -0700379typedef struct drm_i915_setparam {
Tao Baod7db5942015-01-28 10:07:51 -0800380 int param;
381 int value;
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800382} drm_i915_setparam_t;
Ben Cheng655a7c02013-10-16 16:09:24 -0700383#define I915_MEM_REGION_AGP 1
384typedef struct drm_i915_mem_alloc {
Tao Baod7db5942015-01-28 10:07:51 -0800385 int region;
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800386 int alignment;
Tao Baod7db5942015-01-28 10:07:51 -0800387 int size;
388 int __user * region_offset;
Ben Cheng655a7c02013-10-16 16:09:24 -0700389} drm_i915_mem_alloc_t;
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800390typedef struct drm_i915_mem_free {
Tao Baod7db5942015-01-28 10:07:51 -0800391 int region;
392 int region_offset;
Ben Cheng655a7c02013-10-16 16:09:24 -0700393} drm_i915_mem_free_t;
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800394typedef struct drm_i915_mem_init_heap {
Tao Baod7db5942015-01-28 10:07:51 -0800395 int region;
396 int size;
397 int start;
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800398} drm_i915_mem_init_heap_t;
Ben Cheng655a7c02013-10-16 16:09:24 -0700399typedef struct drm_i915_mem_destroy_heap {
Tao Baod7db5942015-01-28 10:07:51 -0800400 int region;
Ben Cheng655a7c02013-10-16 16:09:24 -0700401} drm_i915_mem_destroy_heap_t;
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800402#define DRM_I915_VBLANK_PIPE_A 1
Ben Cheng655a7c02013-10-16 16:09:24 -0700403#define DRM_I915_VBLANK_PIPE_B 2
404typedef struct drm_i915_vblank_pipe {
Tao Baod7db5942015-01-28 10:07:51 -0800405 int pipe;
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800406} drm_i915_vblank_pipe_t;
Ben Cheng655a7c02013-10-16 16:09:24 -0700407typedef struct drm_i915_vblank_swap {
Tao Baod7db5942015-01-28 10:07:51 -0800408 drm_drawable_t drawable;
409 enum drm_vblank_seq_type seqtype;
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800410 unsigned int sequence;
Ben Cheng655a7c02013-10-16 16:09:24 -0700411} drm_i915_vblank_swap_t;
412typedef struct drm_i915_hws_addr {
Tao Baod7db5942015-01-28 10:07:51 -0800413 __u64 addr;
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800414} drm_i915_hws_addr_t;
Ben Cheng655a7c02013-10-16 16:09:24 -0700415struct drm_i915_gem_init {
Tao Baod7db5942015-01-28 10:07:51 -0800416 __u64 gtt_start;
417 __u64 gtt_end;
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800418};
Ben Cheng655a7c02013-10-16 16:09:24 -0700419struct drm_i915_gem_create {
Tao Baod7db5942015-01-28 10:07:51 -0800420 __u64 size;
421 __u32 handle;
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800422 __u32 pad;
Ben Cheng655a7c02013-10-16 16:09:24 -0700423};
424struct drm_i915_gem_pread {
Tao Baod7db5942015-01-28 10:07:51 -0800425 __u32 handle;
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800426 __u32 pad;
Tao Baod7db5942015-01-28 10:07:51 -0800427 __u64 offset;
428 __u64 size;
429 __u64 data_ptr;
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800430};
Ben Cheng655a7c02013-10-16 16:09:24 -0700431struct drm_i915_gem_pwrite {
Tao Baod7db5942015-01-28 10:07:51 -0800432 __u32 handle;
433 __u32 pad;
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800434 __u64 offset;
Tao Baod7db5942015-01-28 10:07:51 -0800435 __u64 size;
436 __u64 data_ptr;
Ben Cheng655a7c02013-10-16 16:09:24 -0700437};
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800438struct drm_i915_gem_mmap {
Tao Baod7db5942015-01-28 10:07:51 -0800439 __u32 handle;
440 __u32 pad;
441 __u64 offset;
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800442 __u64 size;
Tao Baod7db5942015-01-28 10:07:51 -0800443 __u64 addr_ptr;
Christopher Ferris05d08e92016-02-04 13:16:38 -0800444 __u64 flags;
445#define I915_MMAP_WC 0x1
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800446};
Ben Cheng655a7c02013-10-16 16:09:24 -0700447struct drm_i915_gem_mmap_gtt {
Tao Baod7db5942015-01-28 10:07:51 -0800448 __u32 handle;
449 __u32 pad;
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800450 __u64 offset;
Ben Cheng655a7c02013-10-16 16:09:24 -0700451};
Christopher Ferrisbb9fcb42020-04-06 11:38:04 -0700452struct drm_i915_gem_mmap_offset {
453 __u32 handle;
454 __u32 pad;
455 __u64 offset;
456 __u64 flags;
457#define I915_MMAP_OFFSET_GTT 0
458#define I915_MMAP_OFFSET_WC 1
459#define I915_MMAP_OFFSET_WB 2
460#define I915_MMAP_OFFSET_UC 3
Christopher Ferris2abfa9e2021-11-01 16:26:06 -0700461#define I915_MMAP_OFFSET_FIXED 4
Christopher Ferrisbb9fcb42020-04-06 11:38:04 -0700462 __u64 extensions;
463};
Ben Cheng655a7c02013-10-16 16:09:24 -0700464struct drm_i915_gem_set_domain {
Tao Baod7db5942015-01-28 10:07:51 -0800465 __u32 handle;
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800466 __u32 read_domains;
Tao Baod7db5942015-01-28 10:07:51 -0800467 __u32 write_domain;
Ben Cheng655a7c02013-10-16 16:09:24 -0700468};
Ben Cheng655a7c02013-10-16 16:09:24 -0700469struct drm_i915_gem_sw_finish {
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800470 __u32 handle;
Ben Cheng655a7c02013-10-16 16:09:24 -0700471};
472struct drm_i915_gem_relocation_entry {
Tao Baod7db5942015-01-28 10:07:51 -0800473 __u32 target_handle;
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800474 __u32 delta;
Tao Baod7db5942015-01-28 10:07:51 -0800475 __u64 offset;
Tao Baod7db5942015-01-28 10:07:51 -0800476 __u64 presumed_offset;
477 __u32 read_domains;
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800478 __u32 write_domain;
Ben Cheng655a7c02013-10-16 16:09:24 -0700479};
480#define I915_GEM_DOMAIN_CPU 0x00000001
Ben Cheng655a7c02013-10-16 16:09:24 -0700481#define I915_GEM_DOMAIN_RENDER 0x00000002
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800482#define I915_GEM_DOMAIN_SAMPLER 0x00000004
Ben Cheng655a7c02013-10-16 16:09:24 -0700483#define I915_GEM_DOMAIN_COMMAND 0x00000008
484#define I915_GEM_DOMAIN_INSTRUCTION 0x00000010
Ben Cheng655a7c02013-10-16 16:09:24 -0700485#define I915_GEM_DOMAIN_VERTEX 0x00000020
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800486#define I915_GEM_DOMAIN_GTT 0x00000040
Christopher Ferris1308ad32017-11-14 17:32:13 -0800487#define I915_GEM_DOMAIN_WC 0x00000080
Ben Cheng655a7c02013-10-16 16:09:24 -0700488struct drm_i915_gem_exec_object {
Tao Baod7db5942015-01-28 10:07:51 -0800489 __u32 handle;
490 __u32 relocation_count;
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800491 __u64 relocs_ptr;
Tao Baod7db5942015-01-28 10:07:51 -0800492 __u64 alignment;
Tao Baod7db5942015-01-28 10:07:51 -0800493 __u64 offset;
Ben Cheng655a7c02013-10-16 16:09:24 -0700494};
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800495struct drm_i915_gem_execbuffer {
Tao Baod7db5942015-01-28 10:07:51 -0800496 __u64 buffers_ptr;
Tao Baod7db5942015-01-28 10:07:51 -0800497 __u32 buffer_count;
498 __u32 batch_start_offset;
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800499 __u32 batch_len;
Tao Baod7db5942015-01-28 10:07:51 -0800500 __u32 DR1;
Tao Baod7db5942015-01-28 10:07:51 -0800501 __u32 DR4;
502 __u32 num_cliprects;
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800503 __u64 cliprects_ptr;
Ben Cheng655a7c02013-10-16 16:09:24 -0700504};
505struct drm_i915_gem_exec_object2 {
Tao Baod7db5942015-01-28 10:07:51 -0800506 __u32 handle;
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800507 __u32 relocation_count;
Tao Baod7db5942015-01-28 10:07:51 -0800508 __u64 relocs_ptr;
Tao Baod7db5942015-01-28 10:07:51 -0800509 __u64 alignment;
510 __u64 offset;
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800511#define EXEC_OBJECT_NEEDS_FENCE (1 << 0)
Tao Baod7db5942015-01-28 10:07:51 -0800512#define EXEC_OBJECT_NEEDS_GTT (1 << 1)
Tao Baod7db5942015-01-28 10:07:51 -0800513#define EXEC_OBJECT_WRITE (1 << 2)
Christopher Ferris05d08e92016-02-04 13:16:38 -0800514#define EXEC_OBJECT_SUPPORTS_48B_ADDRESS (1 << 3)
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800515#define EXEC_OBJECT_PINNED (1 << 4)
Christopher Ferris6a9755d2017-01-13 14:09:31 -0800516#define EXEC_OBJECT_PAD_TO_SIZE (1 << 5)
Christopher Ferris525ce912017-07-26 13:12:53 -0700517#define EXEC_OBJECT_ASYNC (1 << 6)
Christopher Ferris1308ad32017-11-14 17:32:13 -0800518#define EXEC_OBJECT_CAPTURE (1 << 7)
519#define __EXEC_OBJECT_UNKNOWN_FLAGS - (EXEC_OBJECT_CAPTURE << 1)
Christopher Ferris6a9755d2017-01-13 14:09:31 -0800520 __u64 flags;
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800521 union {
Christopher Ferris6a9755d2017-01-13 14:09:31 -0800522 __u64 rsvd1;
523 __u64 pad_to_size;
524 };
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800525 __u64 rsvd2;
Ben Cheng655a7c02013-10-16 16:09:24 -0700526};
Christopher Ferris1308ad32017-11-14 17:32:13 -0800527struct drm_i915_gem_exec_fence {
528 __u32 handle;
529#define I915_EXEC_FENCE_WAIT (1 << 0)
530#define I915_EXEC_FENCE_SIGNAL (1 << 1)
531#define __I915_EXEC_FENCE_UNKNOWN_FLAGS (- (I915_EXEC_FENCE_SIGNAL << 1))
532 __u32 flags;
533};
Christopher Ferris32ff3f82020-12-14 13:10:04 -0800534#define DRM_I915_GEM_EXECBUFFER_EXT_TIMELINE_FENCES 0
535struct drm_i915_gem_execbuffer_ext_timeline_fences {
536 struct i915_user_extension base;
537 __u64 fence_count;
538 __u64 handles_ptr;
539 __u64 values_ptr;
540};
Ben Cheng655a7c02013-10-16 16:09:24 -0700541struct drm_i915_gem_execbuffer2 {
Tao Baod7db5942015-01-28 10:07:51 -0800542 __u64 buffers_ptr;
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800543 __u32 buffer_count;
Tao Baod7db5942015-01-28 10:07:51 -0800544 __u32 batch_start_offset;
545 __u32 batch_len;
546 __u32 DR1;
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800547 __u32 DR4;
Tao Baod7db5942015-01-28 10:07:51 -0800548 __u32 num_cliprects;
549 __u64 cliprects_ptr;
Christopher Ferrisaeddbcf2019-07-08 12:45:46 -0700550#define I915_EXEC_RING_MASK (0x3f)
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800551#define I915_EXEC_DEFAULT (0 << 0)
Tao Baod7db5942015-01-28 10:07:51 -0800552#define I915_EXEC_RENDER (1 << 0)
553#define I915_EXEC_BSD (2 << 0)
554#define I915_EXEC_BLT (3 << 0)
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800555#define I915_EXEC_VEBOX (4 << 0)
Tao Baod7db5942015-01-28 10:07:51 -0800556#define I915_EXEC_CONSTANTS_MASK (3 << 6)
557#define I915_EXEC_CONSTANTS_REL_GENERAL (0 << 6)
558#define I915_EXEC_CONSTANTS_ABSOLUTE (1 << 6)
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800559#define I915_EXEC_CONSTANTS_REL_SURFACE (2 << 6)
Tao Baod7db5942015-01-28 10:07:51 -0800560 __u64 flags;
561 __u64 rsvd1;
562 __u64 rsvd2;
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800563};
Tao Baod7db5942015-01-28 10:07:51 -0800564#define I915_EXEC_GEN7_SOL_RESET (1 << 8)
565#define I915_EXEC_SECURE (1 << 9)
566#define I915_EXEC_IS_PINNED (1 << 10)
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800567#define I915_EXEC_NO_RELOC (1 << 11)
Tao Baod7db5942015-01-28 10:07:51 -0800568#define I915_EXEC_HANDLE_LUT (1 << 12)
Christopher Ferris106b3a82016-08-24 12:15:38 -0700569#define I915_EXEC_BSD_SHIFT (13)
570#define I915_EXEC_BSD_MASK (3 << I915_EXEC_BSD_SHIFT)
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800571#define I915_EXEC_BSD_DEFAULT (0 << I915_EXEC_BSD_SHIFT)
Christopher Ferris106b3a82016-08-24 12:15:38 -0700572#define I915_EXEC_BSD_RING1 (1 << I915_EXEC_BSD_SHIFT)
573#define I915_EXEC_BSD_RING2 (2 << I915_EXEC_BSD_SHIFT)
Christopher Ferris05d08e92016-02-04 13:16:38 -0800574#define I915_EXEC_RESOURCE_STREAMER (1 << 15)
Christopher Ferris525ce912017-07-26 13:12:53 -0700575#define I915_EXEC_FENCE_IN (1 << 16)
576#define I915_EXEC_FENCE_OUT (1 << 17)
Christopher Ferris1308ad32017-11-14 17:32:13 -0800577#define I915_EXEC_BATCH_FIRST (1 << 18)
578#define I915_EXEC_FENCE_ARRAY (1 << 19)
Christopher Ferrisb8a95e22019-10-02 18:29:20 -0700579#define I915_EXEC_FENCE_SUBMIT (1 << 20)
Christopher Ferris32ff3f82020-12-14 13:10:04 -0800580#define I915_EXEC_USE_EXTENSIONS (1 << 21)
581#define __I915_EXEC_UNKNOWN_FLAGS (- (I915_EXEC_USE_EXTENSIONS << 1))
Christopher Ferris106b3a82016-08-24 12:15:38 -0700582#define I915_EXEC_CONTEXT_ID_MASK (0xffffffff)
Tao Baod7db5942015-01-28 10:07:51 -0800583#define i915_execbuffer2_set_context_id(eb2,context) (eb2).rsvd1 = context & I915_EXEC_CONTEXT_ID_MASK
584#define i915_execbuffer2_get_context_id(eb2) ((eb2).rsvd1 & I915_EXEC_CONTEXT_ID_MASK)
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800585struct drm_i915_gem_pin {
Christopher Ferris106b3a82016-08-24 12:15:38 -0700586 __u32 handle;
Tao Baod7db5942015-01-28 10:07:51 -0800587 __u32 pad;
588 __u64 alignment;
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800589 __u64 offset;
Christopher Ferris106b3a82016-08-24 12:15:38 -0700590};
Ben Cheng655a7c02013-10-16 16:09:24 -0700591struct drm_i915_gem_unpin {
Tao Baod7db5942015-01-28 10:07:51 -0800592 __u32 handle;
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800593 __u32 pad;
Christopher Ferris106b3a82016-08-24 12:15:38 -0700594};
Ben Cheng655a7c02013-10-16 16:09:24 -0700595struct drm_i915_gem_busy {
Tao Baod7db5942015-01-28 10:07:51 -0800596 __u32 handle;
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800597 __u32 busy;
Christopher Ferris106b3a82016-08-24 12:15:38 -0700598};
Christopher Ferris2abfa9e2021-11-01 16:26:06 -0700599struct drm_i915_gem_caching {
600 __u32 handle;
Ben Cheng655a7c02013-10-16 16:09:24 -0700601#define I915_CACHING_NONE 0
Ben Cheng655a7c02013-10-16 16:09:24 -0700602#define I915_CACHING_CACHED 1
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800603#define I915_CACHING_DISPLAY 2
Tao Baod7db5942015-01-28 10:07:51 -0800604 __u32 caching;
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800605};
Christopher Ferris106b3a82016-08-24 12:15:38 -0700606#define I915_TILING_NONE 0
Ben Cheng655a7c02013-10-16 16:09:24 -0700607#define I915_TILING_X 1
608#define I915_TILING_Y 2
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800609#define I915_TILING_LAST I915_TILING_Y
Ben Cheng655a7c02013-10-16 16:09:24 -0700610#define I915_BIT_6_SWIZZLE_NONE 0
Christopher Ferris106b3a82016-08-24 12:15:38 -0700611#define I915_BIT_6_SWIZZLE_9 1
Ben Cheng655a7c02013-10-16 16:09:24 -0700612#define I915_BIT_6_SWIZZLE_9_10 2
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800613#define I915_BIT_6_SWIZZLE_9_11 3
Ben Cheng655a7c02013-10-16 16:09:24 -0700614#define I915_BIT_6_SWIZZLE_9_10_11 4
Christopher Ferris106b3a82016-08-24 12:15:38 -0700615#define I915_BIT_6_SWIZZLE_UNKNOWN 5
Ben Cheng655a7c02013-10-16 16:09:24 -0700616#define I915_BIT_6_SWIZZLE_9_17 6
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800617#define I915_BIT_6_SWIZZLE_9_10_17 7
Ben Cheng655a7c02013-10-16 16:09:24 -0700618struct drm_i915_gem_set_tiling {
Christopher Ferris106b3a82016-08-24 12:15:38 -0700619 __u32 handle;
Tao Baod7db5942015-01-28 10:07:51 -0800620 __u32 tiling_mode;
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800621 __u32 stride;
Tao Baod7db5942015-01-28 10:07:51 -0800622 __u32 swizzle_mode;
Christopher Ferris106b3a82016-08-24 12:15:38 -0700623};
Ben Cheng655a7c02013-10-16 16:09:24 -0700624struct drm_i915_gem_get_tiling {
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800625 __u32 handle;
Tao Baod7db5942015-01-28 10:07:51 -0800626 __u32 tiling_mode;
Christopher Ferris106b3a82016-08-24 12:15:38 -0700627 __u32 swizzle_mode;
Christopher Ferris05d08e92016-02-04 13:16:38 -0800628 __u32 phys_swizzle_mode;
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800629};
Ben Cheng655a7c02013-10-16 16:09:24 -0700630struct drm_i915_gem_get_aperture {
Christopher Ferris106b3a82016-08-24 12:15:38 -0700631 __u64 aper_size;
Christopher Ferris05d08e92016-02-04 13:16:38 -0800632 __u64 aper_available_size;
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800633};
Ben Cheng655a7c02013-10-16 16:09:24 -0700634struct drm_i915_get_pipe_from_crtc_id {
Christopher Ferris106b3a82016-08-24 12:15:38 -0700635 __u32 crtc_id;
Christopher Ferris05d08e92016-02-04 13:16:38 -0800636 __u32 pipe;
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800637};
Ben Cheng655a7c02013-10-16 16:09:24 -0700638#define I915_MADV_WILLNEED 0
Christopher Ferris106b3a82016-08-24 12:15:38 -0700639#define I915_MADV_DONTNEED 1
Christopher Ferris05d08e92016-02-04 13:16:38 -0800640#define __I915_MADV_PURGED 2
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800641struct drm_i915_gem_madvise {
Tao Baod7db5942015-01-28 10:07:51 -0800642 __u32 handle;
Christopher Ferris106b3a82016-08-24 12:15:38 -0700643 __u32 madv;
Christopher Ferris05d08e92016-02-04 13:16:38 -0800644 __u32 retained;
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800645};
Ben Cheng655a7c02013-10-16 16:09:24 -0700646#define I915_OVERLAY_TYPE_MASK 0xff
Christopher Ferris106b3a82016-08-24 12:15:38 -0700647#define I915_OVERLAY_YUV_PLANAR 0x01
Christopher Ferris05d08e92016-02-04 13:16:38 -0800648#define I915_OVERLAY_YUV_PACKED 0x02
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800649#define I915_OVERLAY_RGB 0x03
Ben Cheng655a7c02013-10-16 16:09:24 -0700650#define I915_OVERLAY_DEPTH_MASK 0xff00
Christopher Ferris106b3a82016-08-24 12:15:38 -0700651#define I915_OVERLAY_RGB24 0x1000
Christopher Ferris05d08e92016-02-04 13:16:38 -0800652#define I915_OVERLAY_RGB16 0x2000
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800653#define I915_OVERLAY_RGB15 0x3000
Ben Cheng655a7c02013-10-16 16:09:24 -0700654#define I915_OVERLAY_YUV422 0x0100
Christopher Ferris106b3a82016-08-24 12:15:38 -0700655#define I915_OVERLAY_YUV411 0x0200
Christopher Ferris05d08e92016-02-04 13:16:38 -0800656#define I915_OVERLAY_YUV420 0x0300
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800657#define I915_OVERLAY_YUV410 0x0400
Ben Cheng655a7c02013-10-16 16:09:24 -0700658#define I915_OVERLAY_SWAP_MASK 0xff0000
Christopher Ferris106b3a82016-08-24 12:15:38 -0700659#define I915_OVERLAY_NO_SWAP 0x000000
Christopher Ferris05d08e92016-02-04 13:16:38 -0800660#define I915_OVERLAY_UV_SWAP 0x010000
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800661#define I915_OVERLAY_Y_SWAP 0x020000
Ben Cheng655a7c02013-10-16 16:09:24 -0700662#define I915_OVERLAY_Y_AND_UV_SWAP 0x030000
Christopher Ferris106b3a82016-08-24 12:15:38 -0700663#define I915_OVERLAY_FLAGS_MASK 0xff000000
Christopher Ferris05d08e92016-02-04 13:16:38 -0800664#define I915_OVERLAY_ENABLE 0x01000000
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800665struct drm_intel_overlay_put_image {
Tao Baod7db5942015-01-28 10:07:51 -0800666 __u32 flags;
Christopher Ferris106b3a82016-08-24 12:15:38 -0700667 __u32 bo_handle;
Christopher Ferris05d08e92016-02-04 13:16:38 -0800668 __u16 stride_Y;
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800669 __u16 stride_UV;
Tao Baod7db5942015-01-28 10:07:51 -0800670 __u32 offset_Y;
Christopher Ferris106b3a82016-08-24 12:15:38 -0700671 __u32 offset_U;
Christopher Ferris05d08e92016-02-04 13:16:38 -0800672 __u32 offset_V;
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800673 __u16 src_width;
Tao Baod7db5942015-01-28 10:07:51 -0800674 __u16 src_height;
Christopher Ferris106b3a82016-08-24 12:15:38 -0700675 __u16 src_scan_width;
Christopher Ferris05d08e92016-02-04 13:16:38 -0800676 __u16 src_scan_height;
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800677 __u32 crtc_id;
Tao Baod7db5942015-01-28 10:07:51 -0800678 __u16 dst_x;
Christopher Ferris106b3a82016-08-24 12:15:38 -0700679 __u16 dst_y;
Christopher Ferris05d08e92016-02-04 13:16:38 -0800680 __u16 dst_width;
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800681 __u16 dst_height;
Ben Cheng655a7c02013-10-16 16:09:24 -0700682};
Christopher Ferris106b3a82016-08-24 12:15:38 -0700683#define I915_OVERLAY_UPDATE_ATTRS (1 << 0)
Christopher Ferris05d08e92016-02-04 13:16:38 -0800684#define I915_OVERLAY_UPDATE_GAMMA (1 << 1)
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800685#define I915_OVERLAY_DISABLE_DEST_COLORKEY (1 << 2)
Ben Cheng655a7c02013-10-16 16:09:24 -0700686struct drm_intel_overlay_attrs {
Christopher Ferris106b3a82016-08-24 12:15:38 -0700687 __u32 flags;
Tao Baod7db5942015-01-28 10:07:51 -0800688 __u32 color_key;
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800689 __s32 brightness;
Tao Baod7db5942015-01-28 10:07:51 -0800690 __u32 contrast;
Christopher Ferris106b3a82016-08-24 12:15:38 -0700691 __u32 saturation;
Tao Baod7db5942015-01-28 10:07:51 -0800692 __u32 gamma0;
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800693 __u32 gamma1;
Tao Baod7db5942015-01-28 10:07:51 -0800694 __u32 gamma2;
Christopher Ferris106b3a82016-08-24 12:15:38 -0700695 __u32 gamma3;
Tao Baod7db5942015-01-28 10:07:51 -0800696 __u32 gamma4;
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800697 __u32 gamma5;
Ben Cheng655a7c02013-10-16 16:09:24 -0700698};
Christopher Ferris106b3a82016-08-24 12:15:38 -0700699#define I915_SET_COLORKEY_NONE (1 << 0)
Tao Baod7db5942015-01-28 10:07:51 -0800700#define I915_SET_COLORKEY_DESTINATION (1 << 1)
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800701#define I915_SET_COLORKEY_SOURCE (1 << 2)
Ben Cheng655a7c02013-10-16 16:09:24 -0700702struct drm_intel_sprite_colorkey {
Christopher Ferris106b3a82016-08-24 12:15:38 -0700703 __u32 plane_id;
Tao Baod7db5942015-01-28 10:07:51 -0800704 __u32 min_value;
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800705 __u32 channel_mask;
Tao Baod7db5942015-01-28 10:07:51 -0800706 __u32 max_value;
Christopher Ferris106b3a82016-08-24 12:15:38 -0700707 __u32 flags;
Ben Cheng655a7c02013-10-16 16:09:24 -0700708};
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800709struct drm_i915_gem_wait {
Tao Baod7db5942015-01-28 10:07:51 -0800710 __u32 bo_handle;
Christopher Ferris106b3a82016-08-24 12:15:38 -0700711 __u32 flags;
Tao Baod7db5942015-01-28 10:07:51 -0800712 __s64 timeout_ns;
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800713};
Ben Cheng655a7c02013-10-16 16:09:24 -0700714struct drm_i915_gem_context_create {
Christopher Ferris106b3a82016-08-24 12:15:38 -0700715 __u32 ctx_id;
Tao Baod7db5942015-01-28 10:07:51 -0800716 __u32 pad;
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800717};
Christopher Ferrisaeddbcf2019-07-08 12:45:46 -0700718struct drm_i915_gem_context_create_ext {
719 __u32 ctx_id;
720 __u32 flags;
721#define I915_CONTEXT_CREATE_FLAGS_USE_EXTENSIONS (1u << 0)
Christopher Ferrisb8a95e22019-10-02 18:29:20 -0700722#define I915_CONTEXT_CREATE_FLAGS_SINGLE_TIMELINE (1u << 1)
723#define I915_CONTEXT_CREATE_FLAGS_UNKNOWN (- (I915_CONTEXT_CREATE_FLAGS_SINGLE_TIMELINE << 1))
Christopher Ferrisaeddbcf2019-07-08 12:45:46 -0700724 __u64 extensions;
725};
726struct drm_i915_gem_context_param {
727 __u32 ctx_id;
728 __u32 size;
729 __u64 param;
730#define I915_CONTEXT_PARAM_BAN_PERIOD 0x1
731#define I915_CONTEXT_PARAM_NO_ZEROMAP 0x2
732#define I915_CONTEXT_PARAM_GTT_SIZE 0x3
733#define I915_CONTEXT_PARAM_NO_ERROR_CAPTURE 0x4
734#define I915_CONTEXT_PARAM_BANNABLE 0x5
735#define I915_CONTEXT_PARAM_PRIORITY 0x6
736#define I915_CONTEXT_MAX_USER_PRIORITY 1023
737#define I915_CONTEXT_DEFAULT_PRIORITY 0
738#define I915_CONTEXT_MIN_USER_PRIORITY - 1023
739#define I915_CONTEXT_PARAM_SSEU 0x7
740#define I915_CONTEXT_PARAM_RECOVERABLE 0x8
Christopher Ferrisb8a95e22019-10-02 18:29:20 -0700741#define I915_CONTEXT_PARAM_VM 0x9
742#define I915_CONTEXT_PARAM_ENGINES 0xa
Christopher Ferrisd32ca142020-02-04 16:16:51 -0800743#define I915_CONTEXT_PARAM_PERSISTENCE 0xb
Christopher Ferrisaf09c702020-06-01 20:29:29 -0700744#define I915_CONTEXT_PARAM_RINGSIZE 0xc
Christopher Ferrisa4792612022-01-10 13:51:15 -0800745#define I915_CONTEXT_PARAM_PROTECTED_CONTENT 0xd
Christopher Ferrisaeddbcf2019-07-08 12:45:46 -0700746 __u64 value;
747};
748struct drm_i915_gem_context_param_sseu {
749 struct i915_engine_class_instance engine;
750 __u32 flags;
Christopher Ferrisb8a95e22019-10-02 18:29:20 -0700751#define I915_CONTEXT_SSEU_FLAG_ENGINE_INDEX (1u << 0)
Christopher Ferrisaeddbcf2019-07-08 12:45:46 -0700752 __u64 slice_mask;
753 __u64 subslice_mask;
754 __u16 min_eus_per_subslice;
755 __u16 max_eus_per_subslice;
756 __u32 rsvd;
757};
Christopher Ferrisb8a95e22019-10-02 18:29:20 -0700758struct i915_context_engines_load_balance {
759 struct i915_user_extension base;
760 __u16 engine_index;
761 __u16 num_siblings;
762 __u32 flags;
763 __u64 mbz64;
764 struct i915_engine_class_instance engines[0];
765} __attribute__((packed));
766#define I915_DEFINE_CONTEXT_ENGINES_LOAD_BALANCE(name__,N__) struct { struct i915_user_extension base; __u16 engine_index; __u16 num_siblings; __u32 flags; __u64 mbz64; struct i915_engine_class_instance engines[N__]; \
767} __attribute__((packed)) name__
768struct i915_context_engines_bond {
769 struct i915_user_extension base;
770 struct i915_engine_class_instance master;
771 __u16 virtual_index;
772 __u16 num_bonds;
773 __u64 flags;
774 __u64 mbz64[4];
775 struct i915_engine_class_instance engines[0];
776} __attribute__((packed));
777#define I915_DEFINE_CONTEXT_ENGINES_BOND(name__,N__) struct { struct i915_user_extension base; struct i915_engine_class_instance master; __u16 virtual_index; __u16 num_bonds; __u64 flags; __u64 mbz64[4]; struct i915_engine_class_instance engines[N__]; \
778} __attribute__((packed)) name__
Christopher Ferrisa4792612022-01-10 13:51:15 -0800779struct i915_context_engines_parallel_submit {
780 struct i915_user_extension base;
781 __u16 engine_index;
782 __u16 width;
783 __u16 num_siblings;
784 __u16 mbz16;
785 __u64 flags;
786 __u64 mbz64[3];
787 struct i915_engine_class_instance engines[0];
788} __packed;
789#define I915_DEFINE_CONTEXT_ENGINES_PARALLEL_SUBMIT(name__,N__) struct { struct i915_user_extension base; __u16 engine_index; __u16 width; __u16 num_siblings; __u16 mbz16; __u64 flags; __u64 mbz64[3]; struct i915_engine_class_instance engines[N__]; \
790} __attribute__((packed)) name__
Christopher Ferrisb8a95e22019-10-02 18:29:20 -0700791struct i915_context_param_engines {
792 __u64 extensions;
793#define I915_CONTEXT_ENGINES_EXT_LOAD_BALANCE 0
794#define I915_CONTEXT_ENGINES_EXT_BOND 1
Christopher Ferrisa4792612022-01-10 13:51:15 -0800795#define I915_CONTEXT_ENGINES_EXT_PARALLEL_SUBMIT 2
Christopher Ferrisb8a95e22019-10-02 18:29:20 -0700796 struct i915_engine_class_instance engines[0];
797} __attribute__((packed));
798#define I915_DEFINE_CONTEXT_PARAM_ENGINES(name__,N__) struct { __u64 extensions; struct i915_engine_class_instance engines[N__]; \
799} __attribute__((packed)) name__
Christopher Ferrisaeddbcf2019-07-08 12:45:46 -0700800struct drm_i915_gem_context_create_ext_setparam {
801#define I915_CONTEXT_CREATE_EXT_SETPARAM 0
802 struct i915_user_extension base;
803 struct drm_i915_gem_context_param param;
804};
Christopher Ferrisb8a95e22019-10-02 18:29:20 -0700805#define I915_CONTEXT_CREATE_EXT_CLONE 1
Ben Cheng655a7c02013-10-16 16:09:24 -0700806struct drm_i915_gem_context_destroy {
Christopher Ferris106b3a82016-08-24 12:15:38 -0700807 __u32 ctx_id;
Tao Baod7db5942015-01-28 10:07:51 -0800808 __u32 pad;
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800809};
Christopher Ferrisaeddbcf2019-07-08 12:45:46 -0700810struct drm_i915_gem_vm_control {
811 __u64 extensions;
812 __u32 flags;
813 __u32 vm_id;
814};
Ben Cheng655a7c02013-10-16 16:09:24 -0700815struct drm_i915_reg_read {
Christopher Ferris106b3a82016-08-24 12:15:38 -0700816 __u64 offset;
Christopher Ferris934ec942018-01-31 15:29:16 -0800817#define I915_REG_READ_8B_WA (1ul << 0)
Tao Baod7db5942015-01-28 10:07:51 -0800818 __u64 val;
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800819};
Christopher Ferris38062f92014-07-09 15:33:25 -0700820struct drm_i915_reset_stats {
Christopher Ferris106b3a82016-08-24 12:15:38 -0700821 __u32 ctx_id;
Tao Baod7db5942015-01-28 10:07:51 -0800822 __u32 flags;
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800823 __u32 reset_count;
Tao Baod7db5942015-01-28 10:07:51 -0800824 __u32 batch_active;
Christopher Ferris106b3a82016-08-24 12:15:38 -0700825 __u32 batch_pending;
Tao Baod7db5942015-01-28 10:07:51 -0800826 __u32 pad;
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800827};
Christopher Ferrisba8d4f42014-09-03 19:56:49 -0700828struct drm_i915_gem_userptr {
Christopher Ferris106b3a82016-08-24 12:15:38 -0700829 __u64 user_ptr;
Tao Baod7db5942015-01-28 10:07:51 -0800830 __u64 user_size;
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800831 __u32 flags;
Christopher Ferrisba8d4f42014-09-03 19:56:49 -0700832#define I915_USERPTR_READ_ONLY 0x1
Christopher Ferris2abfa9e2021-11-01 16:26:06 -0700833#define I915_USERPTR_PROBE 0x2
Christopher Ferris106b3a82016-08-24 12:15:38 -0700834#define I915_USERPTR_UNSYNCHRONIZED 0x80000000
Tao Baod7db5942015-01-28 10:07:51 -0800835 __u32 handle;
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800836};
Christopher Ferris525ce912017-07-26 13:12:53 -0700837enum drm_i915_oa_format {
838 I915_OA_FORMAT_A13 = 1,
839 I915_OA_FORMAT_A29,
840 I915_OA_FORMAT_A13_B8_C8,
841 I915_OA_FORMAT_B4_C8,
842 I915_OA_FORMAT_A45_B8_C8,
843 I915_OA_FORMAT_B4_C8_A16,
844 I915_OA_FORMAT_C4_B8,
Christopher Ferris1308ad32017-11-14 17:32:13 -0800845 I915_OA_FORMAT_A12,
846 I915_OA_FORMAT_A12_B8_C8,
847 I915_OA_FORMAT_A32u40_A4u32_B8_C8,
Christopher Ferris525ce912017-07-26 13:12:53 -0700848 I915_OA_FORMAT_MAX
849};
850enum drm_i915_perf_property_id {
851 DRM_I915_PERF_PROP_CTX_HANDLE = 1,
852 DRM_I915_PERF_PROP_SAMPLE_OA,
853 DRM_I915_PERF_PROP_OA_METRICS_SET,
854 DRM_I915_PERF_PROP_OA_FORMAT,
855 DRM_I915_PERF_PROP_OA_EXPONENT,
Christopher Ferrisd32ca142020-02-04 16:16:51 -0800856 DRM_I915_PERF_PROP_HOLD_PREEMPTION,
Christopher Ferris8177cdf2020-08-03 11:53:55 -0700857 DRM_I915_PERF_PROP_GLOBAL_SSEU,
858 DRM_I915_PERF_PROP_POLL_OA_PERIOD,
Christopher Ferris525ce912017-07-26 13:12:53 -0700859 DRM_I915_PERF_PROP_MAX
860};
861struct drm_i915_perf_open_param {
862 __u32 flags;
863#define I915_PERF_FLAG_FD_CLOEXEC (1 << 0)
864#define I915_PERF_FLAG_FD_NONBLOCK (1 << 1)
865#define I915_PERF_FLAG_DISABLED (1 << 2)
866 __u32 num_properties;
867 __u64 properties_ptr;
868};
869#define I915_PERF_IOCTL_ENABLE _IO('i', 0x0)
870#define I915_PERF_IOCTL_DISABLE _IO('i', 0x1)
Christopher Ferrisd32ca142020-02-04 16:16:51 -0800871#define I915_PERF_IOCTL_CONFIG _IO('i', 0x2)
Christopher Ferris525ce912017-07-26 13:12:53 -0700872struct drm_i915_perf_record_header {
873 __u32 type;
874 __u16 pad;
875 __u16 size;
876};
877enum drm_i915_perf_record_type {
878 DRM_I915_PERF_RECORD_SAMPLE = 1,
879 DRM_I915_PERF_RECORD_OA_REPORT_LOST = 2,
880 DRM_I915_PERF_RECORD_OA_BUFFER_LOST = 3,
881 DRM_I915_PERF_RECORD_MAX
882};
Christopher Ferris1308ad32017-11-14 17:32:13 -0800883struct drm_i915_perf_oa_config {
884 char uuid[36];
885 __u32 n_mux_regs;
886 __u32 n_boolean_regs;
887 __u32 n_flex_regs;
Christopher Ferris934ec942018-01-31 15:29:16 -0800888 __u64 mux_regs_ptr;
889 __u64 boolean_regs_ptr;
890 __u64 flex_regs_ptr;
Christopher Ferris1308ad32017-11-14 17:32:13 -0800891};
Christopher Ferris76a1d452018-06-27 14:12:29 -0700892struct drm_i915_query_item {
893 __u64 query_id;
894#define DRM_I915_QUERY_TOPOLOGY_INFO 1
Christopher Ferrisb8a95e22019-10-02 18:29:20 -0700895#define DRM_I915_QUERY_ENGINE_INFO 2
Christopher Ferrisd32ca142020-02-04 16:16:51 -0800896#define DRM_I915_QUERY_PERF_CONFIG 3
Christopher Ferris3a39c0b2021-09-02 00:03:38 +0000897#define DRM_I915_QUERY_MEMORY_REGIONS 4
Christopher Ferris80ae69d2022-08-02 16:32:21 -0700898#define DRM_I915_QUERY_HWCONFIG_BLOB 5
899#define DRM_I915_QUERY_GEOMETRY_SUBSLICES 6
Christopher Ferris76a1d452018-06-27 14:12:29 -0700900 __s32 length;
901 __u32 flags;
Christopher Ferrisd32ca142020-02-04 16:16:51 -0800902#define DRM_I915_QUERY_PERF_CONFIG_LIST 1
903#define DRM_I915_QUERY_PERF_CONFIG_DATA_FOR_UUID 2
904#define DRM_I915_QUERY_PERF_CONFIG_DATA_FOR_ID 3
Christopher Ferris76a1d452018-06-27 14:12:29 -0700905 __u64 data_ptr;
906};
907struct drm_i915_query {
908 __u32 num_items;
909 __u32 flags;
910 __u64 items_ptr;
911};
912struct drm_i915_query_topology_info {
913 __u16 flags;
914 __u16 max_slices;
915 __u16 max_subslices;
916 __u16 max_eus_per_subslice;
917 __u16 subslice_offset;
918 __u16 subslice_stride;
919 __u16 eu_offset;
920 __u16 eu_stride;
921 __u8 data[];
922};
Christopher Ferrisb8a95e22019-10-02 18:29:20 -0700923struct drm_i915_engine_info {
924 struct i915_engine_class_instance engine;
925 __u32 rsvd0;
926 __u64 flags;
Christopher Ferrisa4792612022-01-10 13:51:15 -0800927#define I915_ENGINE_INFO_HAS_LOGICAL_INSTANCE (1 << 0)
Christopher Ferrisb8a95e22019-10-02 18:29:20 -0700928 __u64 capabilities;
929#define I915_VIDEO_CLASS_CAPABILITY_HEVC (1 << 0)
930#define I915_VIDEO_AND_ENHANCE_CLASS_CAPABILITY_SFC (1 << 1)
Christopher Ferrisa4792612022-01-10 13:51:15 -0800931 __u16 logical_instance;
932 __u16 rsvd1[3];
933 __u64 rsvd2[3];
Christopher Ferrisb8a95e22019-10-02 18:29:20 -0700934};
935struct drm_i915_query_engine_info {
936 __u32 num_engines;
937 __u32 rsvd[3];
938 struct drm_i915_engine_info engines[];
939};
Christopher Ferrisd32ca142020-02-04 16:16:51 -0800940struct drm_i915_query_perf_config {
941 union {
942 __u64 n_configs;
943 __u64 config;
944 char uuid[36];
945 };
946 __u32 flags;
947 __u8 data[];
948};
Christopher Ferris3a39c0b2021-09-02 00:03:38 +0000949enum drm_i915_gem_memory_class {
950 I915_MEMORY_CLASS_SYSTEM = 0,
951 I915_MEMORY_CLASS_DEVICE,
952};
953struct drm_i915_gem_memory_class_instance {
954 __u16 memory_class;
955 __u16 memory_instance;
956};
957struct drm_i915_memory_region_info {
958 struct drm_i915_gem_memory_class_instance region;
959 __u32 rsvd0;
960 __u64 probed_size;
961 __u64 unallocated_size;
962 __u64 rsvd1[8];
963};
964struct drm_i915_query_memory_regions {
965 __u32 num_regions;
966 __u32 rsvd[3];
967 struct drm_i915_memory_region_info regions[];
968};
969struct drm_i915_gem_create_ext {
970 __u64 size;
971 __u32 handle;
972 __u32 flags;
973#define I915_GEM_CREATE_EXT_MEMORY_REGIONS 0
Christopher Ferrisa4792612022-01-10 13:51:15 -0800974#define I915_GEM_CREATE_EXT_PROTECTED_CONTENT 1
Christopher Ferris3a39c0b2021-09-02 00:03:38 +0000975 __u64 extensions;
976};
977struct drm_i915_gem_create_ext_memory_regions {
978 struct i915_user_extension base;
979 __u32 pad;
980 __u32 num_regions;
981 __u64 regions;
982};
Christopher Ferrisa4792612022-01-10 13:51:15 -0800983struct drm_i915_gem_create_ext_protected_content {
984 struct i915_user_extension base;
985 __u32 flags;
986};
987#define I915_PROTECTED_CONTENT_DEFAULT_SESSION 0xf
Christopher Ferris106b3a82016-08-24 12:15:38 -0700988#ifdef __cplusplus
Christopher Ferris48fe0ae2019-01-10 15:59:33 -0800989}
Ben Cheng655a7c02013-10-16 16:09:24 -0700990#endif
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800991#endif