blob: d83a4c0d2b30ba45c2a4664265f627b4bf00fc14 [file] [log] [blame]
Ben Cheng655a7c02013-10-16 16:09:24 -07001/****************************************************************************
2 ****************************************************************************
3 ***
4 *** This header was automatically generated from a Linux kernel header
5 *** of the same name, to make information necessary for userspace to
6 *** call into the kernel available to libc. It contains only constants,
7 *** structures, and macros generated from the original header, and thus,
8 *** contains no copyrightable information.
9 ***
10 *** To edit the content of this header, modify the corresponding
11 *** source file (e.g. under external/kernel-headers/original/) then
12 *** run bionic/libc/kernel/tools/update_all.py
13 ***
14 *** Any manual change here will be lost the next time this script will
15 *** be run. You've been warned!
16 ***
17 ****************************************************************************
18 ****************************************************************************/
19#ifndef _UAPI_I915_DRM_H_
20#define _UAPI_I915_DRM_H_
Christopher Ferris106b3a82016-08-24 12:15:38 -070021#include "drm.h"
22#ifdef __cplusplus
Christopher Ferris48fe0ae2019-01-10 15:59:33 -080023extern "C" {
Christopher Ferris106b3a82016-08-24 12:15:38 -070024#endif
25#define I915_L3_PARITY_UEVENT "L3_PARITY_ERROR"
Christopher Ferris38062f92014-07-09 15:33:25 -070026#define I915_ERROR_UEVENT "ERROR"
27#define I915_RESET_UEVENT "RESET"
Christopher Ferrisaeddbcf2019-07-08 12:45:46 -070028struct i915_user_extension {
29 __u64 next_extension;
30 __u32 name;
31 __u32 flags;
32 __u32 rsvd[4];
33};
Christopher Ferris6a9755d2017-01-13 14:09:31 -080034enum i915_mocs_table_index {
35 I915_MOCS_UNCACHED,
36 I915_MOCS_PTE,
37 I915_MOCS_CACHED,
Christopher Ferris6a9755d2017-01-13 14:09:31 -080038};
Christopher Ferris76a1d452018-06-27 14:12:29 -070039enum drm_i915_gem_engine_class {
40 I915_ENGINE_CLASS_RENDER = 0,
41 I915_ENGINE_CLASS_COPY = 1,
42 I915_ENGINE_CLASS_VIDEO = 2,
43 I915_ENGINE_CLASS_VIDEO_ENHANCE = 3,
44 I915_ENGINE_CLASS_INVALID = - 1
45};
Christopher Ferrisaeddbcf2019-07-08 12:45:46 -070046struct i915_engine_class_instance {
47 __u16 engine_class;
48 __u16 engine_instance;
49};
Christopher Ferris76a1d452018-06-27 14:12:29 -070050enum drm_i915_pmu_engine_sample {
51 I915_SAMPLE_BUSY = 0,
52 I915_SAMPLE_WAIT = 1,
53 I915_SAMPLE_SEMA = 2
54};
55#define I915_PMU_SAMPLE_BITS (4)
56#define I915_PMU_SAMPLE_MASK (0xf)
57#define I915_PMU_SAMPLE_INSTANCE_BITS (8)
58#define I915_PMU_CLASS_SHIFT (I915_PMU_SAMPLE_BITS + I915_PMU_SAMPLE_INSTANCE_BITS)
59#define __I915_PMU_ENGINE(class,instance,sample) ((class) << I915_PMU_CLASS_SHIFT | (instance) << I915_PMU_SAMPLE_BITS | (sample))
60#define I915_PMU_ENGINE_BUSY(class,instance) __I915_PMU_ENGINE(class, instance, I915_SAMPLE_BUSY)
61#define I915_PMU_ENGINE_WAIT(class,instance) __I915_PMU_ENGINE(class, instance, I915_SAMPLE_WAIT)
62#define I915_PMU_ENGINE_SEMA(class,instance) __I915_PMU_ENGINE(class, instance, I915_SAMPLE_SEMA)
63#define __I915_PMU_OTHER(x) (__I915_PMU_ENGINE(0xff, 0xff, 0xf) + 1 + (x))
64#define I915_PMU_ACTUAL_FREQUENCY __I915_PMU_OTHER(0)
65#define I915_PMU_REQUESTED_FREQUENCY __I915_PMU_OTHER(1)
66#define I915_PMU_INTERRUPTS __I915_PMU_OTHER(2)
67#define I915_PMU_RC6_RESIDENCY __I915_PMU_OTHER(3)
68#define I915_PMU_LAST I915_PMU_RC6_RESIDENCY
Christopher Ferris38062f92014-07-09 15:33:25 -070069#define I915_NR_TEX_REGIONS 255
Ben Cheng655a7c02013-10-16 16:09:24 -070070#define I915_LOG_MIN_TEX_REGION_SIZE 14
71typedef struct _drm_i915_init {
Christopher Ferris6a9755d2017-01-13 14:09:31 -080072 enum {
Tao Baod7db5942015-01-28 10:07:51 -080073 I915_INIT_DMA = 0x01,
74 I915_CLEANUP_DMA = 0x02,
Tao Baod7db5942015-01-28 10:07:51 -080075 I915_RESUME_DMA = 0x03
Christopher Ferris6a9755d2017-01-13 14:09:31 -080076 } func;
Tao Baod7db5942015-01-28 10:07:51 -080077 unsigned int mmio_offset;
78 int sarea_priv_offset;
Tao Baod7db5942015-01-28 10:07:51 -080079 unsigned int ring_start;
Christopher Ferris6a9755d2017-01-13 14:09:31 -080080 unsigned int ring_end;
Tao Baod7db5942015-01-28 10:07:51 -080081 unsigned int ring_size;
82 unsigned int front_offset;
Tao Baod7db5942015-01-28 10:07:51 -080083 unsigned int back_offset;
Christopher Ferris6a9755d2017-01-13 14:09:31 -080084 unsigned int depth_offset;
Tao Baod7db5942015-01-28 10:07:51 -080085 unsigned int w;
86 unsigned int h;
Tao Baod7db5942015-01-28 10:07:51 -080087 unsigned int pitch;
Christopher Ferris6a9755d2017-01-13 14:09:31 -080088 unsigned int pitch_bits;
Tao Baod7db5942015-01-28 10:07:51 -080089 unsigned int back_pitch;
90 unsigned int depth_pitch;
Tao Baod7db5942015-01-28 10:07:51 -080091 unsigned int cpp;
Christopher Ferris6a9755d2017-01-13 14:09:31 -080092 unsigned int chipset;
Ben Cheng655a7c02013-10-16 16:09:24 -070093} drm_i915_init_t;
Ben Cheng655a7c02013-10-16 16:09:24 -070094typedef struct _drm_i915_sarea {
Tao Baod7db5942015-01-28 10:07:51 -080095 struct drm_tex_region texList[I915_NR_TEX_REGIONS + 1];
Christopher Ferris6a9755d2017-01-13 14:09:31 -080096 int last_upload;
Tao Baod7db5942015-01-28 10:07:51 -080097 int last_enqueue;
98 int last_dispatch;
Tao Baod7db5942015-01-28 10:07:51 -080099 int ctxOwner;
Christopher Ferris6a9755d2017-01-13 14:09:31 -0800100 int texAge;
Tao Baod7db5942015-01-28 10:07:51 -0800101 int pf_enabled;
102 int pf_active;
Tao Baod7db5942015-01-28 10:07:51 -0800103 int pf_current_page;
Christopher Ferris6a9755d2017-01-13 14:09:31 -0800104 int perf_boxes;
Tao Baod7db5942015-01-28 10:07:51 -0800105 int width, height;
106 drm_handle_t front_handle;
Tao Baod7db5942015-01-28 10:07:51 -0800107 int front_offset;
Christopher Ferris6a9755d2017-01-13 14:09:31 -0800108 int front_size;
Tao Baod7db5942015-01-28 10:07:51 -0800109 drm_handle_t back_handle;
110 int back_offset;
Tao Baod7db5942015-01-28 10:07:51 -0800111 int back_size;
Christopher Ferris6a9755d2017-01-13 14:09:31 -0800112 drm_handle_t depth_handle;
Tao Baod7db5942015-01-28 10:07:51 -0800113 int depth_offset;
114 int depth_size;
Tao Baod7db5942015-01-28 10:07:51 -0800115 drm_handle_t tex_handle;
Christopher Ferris6a9755d2017-01-13 14:09:31 -0800116 int tex_offset;
Tao Baod7db5942015-01-28 10:07:51 -0800117 int tex_size;
118 int log_tex_granularity;
Tao Baod7db5942015-01-28 10:07:51 -0800119 int pitch;
Christopher Ferris6a9755d2017-01-13 14:09:31 -0800120 int rotation;
Tao Baod7db5942015-01-28 10:07:51 -0800121 int rotated_offset;
122 int rotated_size;
Tao Baod7db5942015-01-28 10:07:51 -0800123 int rotated_pitch;
Christopher Ferris6a9755d2017-01-13 14:09:31 -0800124 int virtualX, virtualY;
Tao Baod7db5942015-01-28 10:07:51 -0800125 unsigned int front_tiled;
126 unsigned int back_tiled;
Tao Baod7db5942015-01-28 10:07:51 -0800127 unsigned int depth_tiled;
Christopher Ferris6a9755d2017-01-13 14:09:31 -0800128 unsigned int rotated_tiled;
Tao Baod7db5942015-01-28 10:07:51 -0800129 unsigned int rotated2_tiled;
130 int pipeA_x;
Tao Baod7db5942015-01-28 10:07:51 -0800131 int pipeA_y;
Christopher Ferris6a9755d2017-01-13 14:09:31 -0800132 int pipeA_w;
Tao Baod7db5942015-01-28 10:07:51 -0800133 int pipeA_h;
134 int pipeB_x;
Tao Baod7db5942015-01-28 10:07:51 -0800135 int pipeB_y;
Christopher Ferris6a9755d2017-01-13 14:09:31 -0800136 int pipeB_w;
Tao Baod7db5942015-01-28 10:07:51 -0800137 int pipeB_h;
138 drm_handle_t unused_handle;
Tao Baod7db5942015-01-28 10:07:51 -0800139 __u32 unused1, unused2, unused3;
Christopher Ferris6a9755d2017-01-13 14:09:31 -0800140 __u32 front_bo_handle;
Tao Baod7db5942015-01-28 10:07:51 -0800141 __u32 back_bo_handle;
142 __u32 unused_bo_handle;
Tao Baod7db5942015-01-28 10:07:51 -0800143 __u32 depth_bo_handle;
Christopher Ferris6a9755d2017-01-13 14:09:31 -0800144} drm_i915_sarea_t;
Ben Cheng655a7c02013-10-16 16:09:24 -0700145#define planeA_x pipeA_x
Ben Cheng655a7c02013-10-16 16:09:24 -0700146#define planeA_y pipeA_y
147#define planeA_w pipeA_w
Christopher Ferris6a9755d2017-01-13 14:09:31 -0800148#define planeA_h pipeA_h
Ben Cheng655a7c02013-10-16 16:09:24 -0700149#define planeB_x pipeB_x
Ben Cheng655a7c02013-10-16 16:09:24 -0700150#define planeB_y pipeB_y
151#define planeB_w pipeB_w
Christopher Ferris6a9755d2017-01-13 14:09:31 -0800152#define planeB_h pipeB_h
Ben Cheng655a7c02013-10-16 16:09:24 -0700153#define I915_BOX_RING_EMPTY 0x1
Ben Cheng655a7c02013-10-16 16:09:24 -0700154#define I915_BOX_FLIP 0x2
155#define I915_BOX_WAIT 0x4
Christopher Ferris6a9755d2017-01-13 14:09:31 -0800156#define I915_BOX_TEXTURE_LOAD 0x8
Ben Cheng655a7c02013-10-16 16:09:24 -0700157#define I915_BOX_LOST_CONTEXT 0x10
Ben Cheng655a7c02013-10-16 16:09:24 -0700158#define DRM_I915_INIT 0x00
159#define DRM_I915_FLUSH 0x01
Christopher Ferris6a9755d2017-01-13 14:09:31 -0800160#define DRM_I915_FLIP 0x02
Ben Cheng655a7c02013-10-16 16:09:24 -0700161#define DRM_I915_BATCHBUFFER 0x03
Ben Cheng655a7c02013-10-16 16:09:24 -0700162#define DRM_I915_IRQ_EMIT 0x04
163#define DRM_I915_IRQ_WAIT 0x05
Christopher Ferris6a9755d2017-01-13 14:09:31 -0800164#define DRM_I915_GETPARAM 0x06
Ben Cheng655a7c02013-10-16 16:09:24 -0700165#define DRM_I915_SETPARAM 0x07
Ben Cheng655a7c02013-10-16 16:09:24 -0700166#define DRM_I915_ALLOC 0x08
167#define DRM_I915_FREE 0x09
Christopher Ferris6a9755d2017-01-13 14:09:31 -0800168#define DRM_I915_INIT_HEAP 0x0a
Ben Cheng655a7c02013-10-16 16:09:24 -0700169#define DRM_I915_CMDBUFFER 0x0b
Ben Cheng655a7c02013-10-16 16:09:24 -0700170#define DRM_I915_DESTROY_HEAP 0x0c
171#define DRM_I915_SET_VBLANK_PIPE 0x0d
Christopher Ferris6a9755d2017-01-13 14:09:31 -0800172#define DRM_I915_GET_VBLANK_PIPE 0x0e
Ben Cheng655a7c02013-10-16 16:09:24 -0700173#define DRM_I915_VBLANK_SWAP 0x0f
Ben Cheng655a7c02013-10-16 16:09:24 -0700174#define DRM_I915_HWS_ADDR 0x11
175#define DRM_I915_GEM_INIT 0x13
Christopher Ferris6a9755d2017-01-13 14:09:31 -0800176#define DRM_I915_GEM_EXECBUFFER 0x14
Ben Cheng655a7c02013-10-16 16:09:24 -0700177#define DRM_I915_GEM_PIN 0x15
Ben Cheng655a7c02013-10-16 16:09:24 -0700178#define DRM_I915_GEM_UNPIN 0x16
179#define DRM_I915_GEM_BUSY 0x17
Christopher Ferris6a9755d2017-01-13 14:09:31 -0800180#define DRM_I915_GEM_THROTTLE 0x18
Ben Cheng655a7c02013-10-16 16:09:24 -0700181#define DRM_I915_GEM_ENTERVT 0x19
Ben Cheng655a7c02013-10-16 16:09:24 -0700182#define DRM_I915_GEM_LEAVEVT 0x1a
183#define DRM_I915_GEM_CREATE 0x1b
Christopher Ferris6a9755d2017-01-13 14:09:31 -0800184#define DRM_I915_GEM_PREAD 0x1c
Ben Cheng655a7c02013-10-16 16:09:24 -0700185#define DRM_I915_GEM_PWRITE 0x1d
Ben Cheng655a7c02013-10-16 16:09:24 -0700186#define DRM_I915_GEM_MMAP 0x1e
187#define DRM_I915_GEM_SET_DOMAIN 0x1f
Christopher Ferris6a9755d2017-01-13 14:09:31 -0800188#define DRM_I915_GEM_SW_FINISH 0x20
Ben Cheng655a7c02013-10-16 16:09:24 -0700189#define DRM_I915_GEM_SET_TILING 0x21
Ben Cheng655a7c02013-10-16 16:09:24 -0700190#define DRM_I915_GEM_GET_TILING 0x22
191#define DRM_I915_GEM_GET_APERTURE 0x23
Christopher Ferris6a9755d2017-01-13 14:09:31 -0800192#define DRM_I915_GEM_MMAP_GTT 0x24
Ben Cheng655a7c02013-10-16 16:09:24 -0700193#define DRM_I915_GET_PIPE_FROM_CRTC_ID 0x25
Ben Cheng655a7c02013-10-16 16:09:24 -0700194#define DRM_I915_GEM_MADVISE 0x26
195#define DRM_I915_OVERLAY_PUT_IMAGE 0x27
Christopher Ferris6a9755d2017-01-13 14:09:31 -0800196#define DRM_I915_OVERLAY_ATTRS 0x28
Ben Cheng655a7c02013-10-16 16:09:24 -0700197#define DRM_I915_GEM_EXECBUFFER2 0x29
Christopher Ferris525ce912017-07-26 13:12:53 -0700198#define DRM_I915_GEM_EXECBUFFER2_WR DRM_I915_GEM_EXECBUFFER2
Ben Cheng655a7c02013-10-16 16:09:24 -0700199#define DRM_I915_GET_SPRITE_COLORKEY 0x2a
200#define DRM_I915_SET_SPRITE_COLORKEY 0x2b
Christopher Ferris6a9755d2017-01-13 14:09:31 -0800201#define DRM_I915_GEM_WAIT 0x2c
Ben Cheng655a7c02013-10-16 16:09:24 -0700202#define DRM_I915_GEM_CONTEXT_CREATE 0x2d
Ben Cheng655a7c02013-10-16 16:09:24 -0700203#define DRM_I915_GEM_CONTEXT_DESTROY 0x2e
204#define DRM_I915_GEM_SET_CACHING 0x2f
Christopher Ferris6a9755d2017-01-13 14:09:31 -0800205#define DRM_I915_GEM_GET_CACHING 0x30
Ben Cheng655a7c02013-10-16 16:09:24 -0700206#define DRM_I915_REG_READ 0x31
Christopher Ferris38062f92014-07-09 15:33:25 -0700207#define DRM_I915_GET_RESET_STATS 0x32
Christopher Ferrisba8d4f42014-09-03 19:56:49 -0700208#define DRM_I915_GEM_USERPTR 0x33
Christopher Ferris6a9755d2017-01-13 14:09:31 -0800209#define DRM_I915_GEM_CONTEXT_GETPARAM 0x34
Christopher Ferris05d08e92016-02-04 13:16:38 -0800210#define DRM_I915_GEM_CONTEXT_SETPARAM 0x35
Christopher Ferris525ce912017-07-26 13:12:53 -0700211#define DRM_I915_PERF_OPEN 0x36
Christopher Ferris1308ad32017-11-14 17:32:13 -0800212#define DRM_I915_PERF_ADD_CONFIG 0x37
213#define DRM_I915_PERF_REMOVE_CONFIG 0x38
Christopher Ferris76a1d452018-06-27 14:12:29 -0700214#define DRM_I915_QUERY 0x39
Tao Baod7db5942015-01-28 10:07:51 -0800215#define DRM_IOCTL_I915_INIT DRM_IOW(DRM_COMMAND_BASE + DRM_I915_INIT, drm_i915_init_t)
216#define DRM_IOCTL_I915_FLUSH DRM_IO(DRM_COMMAND_BASE + DRM_I915_FLUSH)
Christopher Ferris6a9755d2017-01-13 14:09:31 -0800217#define DRM_IOCTL_I915_FLIP DRM_IO(DRM_COMMAND_BASE + DRM_I915_FLIP)
Tao Baod7db5942015-01-28 10:07:51 -0800218#define DRM_IOCTL_I915_BATCHBUFFER DRM_IOW(DRM_COMMAND_BASE + DRM_I915_BATCHBUFFER, drm_i915_batchbuffer_t)
Ben Cheng655a7c02013-10-16 16:09:24 -0700219#define DRM_IOCTL_I915_IRQ_EMIT DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_IRQ_EMIT, drm_i915_irq_emit_t)
Tao Baod7db5942015-01-28 10:07:51 -0800220#define DRM_IOCTL_I915_IRQ_WAIT DRM_IOW(DRM_COMMAND_BASE + DRM_I915_IRQ_WAIT, drm_i915_irq_wait_t)
Christopher Ferris6a9755d2017-01-13 14:09:31 -0800221#define DRM_IOCTL_I915_GETPARAM DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GETPARAM, drm_i915_getparam_t)
Tao Baod7db5942015-01-28 10:07:51 -0800222#define DRM_IOCTL_I915_SETPARAM DRM_IOW(DRM_COMMAND_BASE + DRM_I915_SETPARAM, drm_i915_setparam_t)
Ben Cheng655a7c02013-10-16 16:09:24 -0700223#define DRM_IOCTL_I915_ALLOC DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_ALLOC, drm_i915_mem_alloc_t)
Tao Baod7db5942015-01-28 10:07:51 -0800224#define DRM_IOCTL_I915_FREE DRM_IOW(DRM_COMMAND_BASE + DRM_I915_FREE, drm_i915_mem_free_t)
Christopher Ferris6a9755d2017-01-13 14:09:31 -0800225#define DRM_IOCTL_I915_INIT_HEAP DRM_IOW(DRM_COMMAND_BASE + DRM_I915_INIT_HEAP, drm_i915_mem_init_heap_t)
Tao Baod7db5942015-01-28 10:07:51 -0800226#define DRM_IOCTL_I915_CMDBUFFER DRM_IOW(DRM_COMMAND_BASE + DRM_I915_CMDBUFFER, drm_i915_cmdbuffer_t)
227#define DRM_IOCTL_I915_DESTROY_HEAP DRM_IOW(DRM_COMMAND_BASE + DRM_I915_DESTROY_HEAP, drm_i915_mem_destroy_heap_t)
228#define DRM_IOCTL_I915_SET_VBLANK_PIPE DRM_IOW(DRM_COMMAND_BASE + DRM_I915_SET_VBLANK_PIPE, drm_i915_vblank_pipe_t)
Christopher Ferris6a9755d2017-01-13 14:09:31 -0800229#define DRM_IOCTL_I915_GET_VBLANK_PIPE DRM_IOR(DRM_COMMAND_BASE + DRM_I915_GET_VBLANK_PIPE, drm_i915_vblank_pipe_t)
Christopher Ferrisba8d4f42014-09-03 19:56:49 -0700230#define DRM_IOCTL_I915_VBLANK_SWAP DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_VBLANK_SWAP, drm_i915_vblank_swap_t)
Ben Cheng655a7c02013-10-16 16:09:24 -0700231#define DRM_IOCTL_I915_HWS_ADDR DRM_IOW(DRM_COMMAND_BASE + DRM_I915_HWS_ADDR, struct drm_i915_gem_init)
232#define DRM_IOCTL_I915_GEM_INIT DRM_IOW(DRM_COMMAND_BASE + DRM_I915_GEM_INIT, struct drm_i915_gem_init)
Christopher Ferris6a9755d2017-01-13 14:09:31 -0800233#define DRM_IOCTL_I915_GEM_EXECBUFFER DRM_IOW(DRM_COMMAND_BASE + DRM_I915_GEM_EXECBUFFER, struct drm_i915_gem_execbuffer)
Christopher Ferrisba8d4f42014-09-03 19:56:49 -0700234#define DRM_IOCTL_I915_GEM_EXECBUFFER2 DRM_IOW(DRM_COMMAND_BASE + DRM_I915_GEM_EXECBUFFER2, struct drm_i915_gem_execbuffer2)
Christopher Ferris525ce912017-07-26 13:12:53 -0700235#define DRM_IOCTL_I915_GEM_EXECBUFFER2_WR DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GEM_EXECBUFFER2_WR, struct drm_i915_gem_execbuffer2)
Ben Cheng655a7c02013-10-16 16:09:24 -0700236#define DRM_IOCTL_I915_GEM_PIN DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GEM_PIN, struct drm_i915_gem_pin)
237#define DRM_IOCTL_I915_GEM_UNPIN DRM_IOW(DRM_COMMAND_BASE + DRM_I915_GEM_UNPIN, struct drm_i915_gem_unpin)
Christopher Ferris6a9755d2017-01-13 14:09:31 -0800238#define DRM_IOCTL_I915_GEM_BUSY DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GEM_BUSY, struct drm_i915_gem_busy)
Christopher Ferrisba8d4f42014-09-03 19:56:49 -0700239#define DRM_IOCTL_I915_GEM_SET_CACHING DRM_IOW(DRM_COMMAND_BASE + DRM_I915_GEM_SET_CACHING, struct drm_i915_gem_caching)
Ben Cheng655a7c02013-10-16 16:09:24 -0700240#define DRM_IOCTL_I915_GEM_GET_CACHING DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GEM_GET_CACHING, struct drm_i915_gem_caching)
Tao Baod7db5942015-01-28 10:07:51 -0800241#define DRM_IOCTL_I915_GEM_THROTTLE DRM_IO(DRM_COMMAND_BASE + DRM_I915_GEM_THROTTLE)
Christopher Ferris6a9755d2017-01-13 14:09:31 -0800242#define DRM_IOCTL_I915_GEM_ENTERVT DRM_IO(DRM_COMMAND_BASE + DRM_I915_GEM_ENTERVT)
Christopher Ferrisba8d4f42014-09-03 19:56:49 -0700243#define DRM_IOCTL_I915_GEM_LEAVEVT DRM_IO(DRM_COMMAND_BASE + DRM_I915_GEM_LEAVEVT)
Ben Cheng655a7c02013-10-16 16:09:24 -0700244#define DRM_IOCTL_I915_GEM_CREATE DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GEM_CREATE, struct drm_i915_gem_create)
Tao Baod7db5942015-01-28 10:07:51 -0800245#define DRM_IOCTL_I915_GEM_PREAD DRM_IOW(DRM_COMMAND_BASE + DRM_I915_GEM_PREAD, struct drm_i915_gem_pread)
Christopher Ferris6a9755d2017-01-13 14:09:31 -0800246#define DRM_IOCTL_I915_GEM_PWRITE DRM_IOW(DRM_COMMAND_BASE + DRM_I915_GEM_PWRITE, struct drm_i915_gem_pwrite)
Christopher Ferrisba8d4f42014-09-03 19:56:49 -0700247#define DRM_IOCTL_I915_GEM_MMAP DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GEM_MMAP, struct drm_i915_gem_mmap)
Ben Cheng655a7c02013-10-16 16:09:24 -0700248#define DRM_IOCTL_I915_GEM_MMAP_GTT DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GEM_MMAP_GTT, struct drm_i915_gem_mmap_gtt)
Tao Baod7db5942015-01-28 10:07:51 -0800249#define DRM_IOCTL_I915_GEM_SET_DOMAIN DRM_IOW(DRM_COMMAND_BASE + DRM_I915_GEM_SET_DOMAIN, struct drm_i915_gem_set_domain)
Christopher Ferris6a9755d2017-01-13 14:09:31 -0800250#define DRM_IOCTL_I915_GEM_SW_FINISH DRM_IOW(DRM_COMMAND_BASE + DRM_I915_GEM_SW_FINISH, struct drm_i915_gem_sw_finish)
Tao Baod7db5942015-01-28 10:07:51 -0800251#define DRM_IOCTL_I915_GEM_SET_TILING DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GEM_SET_TILING, struct drm_i915_gem_set_tiling)
252#define DRM_IOCTL_I915_GEM_GET_TILING DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GEM_GET_TILING, struct drm_i915_gem_get_tiling)
253#define DRM_IOCTL_I915_GEM_GET_APERTURE DRM_IOR(DRM_COMMAND_BASE + DRM_I915_GEM_GET_APERTURE, struct drm_i915_gem_get_aperture)
Christopher Ferris6a9755d2017-01-13 14:09:31 -0800254#define DRM_IOCTL_I915_GET_PIPE_FROM_CRTC_ID DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GET_PIPE_FROM_CRTC_ID, struct drm_i915_get_pipe_from_crtc_id)
Christopher Ferrisba8d4f42014-09-03 19:56:49 -0700255#define DRM_IOCTL_I915_GEM_MADVISE DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GEM_MADVISE, struct drm_i915_gem_madvise)
Ben Cheng655a7c02013-10-16 16:09:24 -0700256#define DRM_IOCTL_I915_OVERLAY_PUT_IMAGE DRM_IOW(DRM_COMMAND_BASE + DRM_I915_OVERLAY_PUT_IMAGE, struct drm_intel_overlay_put_image)
257#define DRM_IOCTL_I915_OVERLAY_ATTRS DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_OVERLAY_ATTRS, struct drm_intel_overlay_attrs)
Christopher Ferris6a9755d2017-01-13 14:09:31 -0800258#define DRM_IOCTL_I915_SET_SPRITE_COLORKEY DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_SET_SPRITE_COLORKEY, struct drm_intel_sprite_colorkey)
Christopher Ferris05d08e92016-02-04 13:16:38 -0800259#define DRM_IOCTL_I915_GET_SPRITE_COLORKEY DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GET_SPRITE_COLORKEY, struct drm_intel_sprite_colorkey)
Ben Cheng655a7c02013-10-16 16:09:24 -0700260#define DRM_IOCTL_I915_GEM_WAIT DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GEM_WAIT, struct drm_i915_gem_wait)
Tao Baod7db5942015-01-28 10:07:51 -0800261#define DRM_IOCTL_I915_GEM_CONTEXT_CREATE DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GEM_CONTEXT_CREATE, struct drm_i915_gem_context_create)
Christopher Ferrisaeddbcf2019-07-08 12:45:46 -0700262#define DRM_IOCTL_I915_GEM_CONTEXT_CREATE_EXT DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GEM_CONTEXT_CREATE, struct drm_i915_gem_context_create_ext)
Christopher Ferris6a9755d2017-01-13 14:09:31 -0800263#define DRM_IOCTL_I915_GEM_CONTEXT_DESTROY DRM_IOW(DRM_COMMAND_BASE + DRM_I915_GEM_CONTEXT_DESTROY, struct drm_i915_gem_context_destroy)
Tao Baod7db5942015-01-28 10:07:51 -0800264#define DRM_IOCTL_I915_REG_READ DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_REG_READ, struct drm_i915_reg_read)
265#define DRM_IOCTL_I915_GET_RESET_STATS DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GET_RESET_STATS, struct drm_i915_reset_stats)
266#define DRM_IOCTL_I915_GEM_USERPTR DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GEM_USERPTR, struct drm_i915_gem_userptr)
Christopher Ferris6a9755d2017-01-13 14:09:31 -0800267#define DRM_IOCTL_I915_GEM_CONTEXT_GETPARAM DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GEM_CONTEXT_GETPARAM, struct drm_i915_gem_context_param)
Christopher Ferris05d08e92016-02-04 13:16:38 -0800268#define DRM_IOCTL_I915_GEM_CONTEXT_SETPARAM DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GEM_CONTEXT_SETPARAM, struct drm_i915_gem_context_param)
Christopher Ferris525ce912017-07-26 13:12:53 -0700269#define DRM_IOCTL_I915_PERF_OPEN DRM_IOW(DRM_COMMAND_BASE + DRM_I915_PERF_OPEN, struct drm_i915_perf_open_param)
Christopher Ferris1308ad32017-11-14 17:32:13 -0800270#define DRM_IOCTL_I915_PERF_ADD_CONFIG DRM_IOW(DRM_COMMAND_BASE + DRM_I915_PERF_ADD_CONFIG, struct drm_i915_perf_oa_config)
271#define DRM_IOCTL_I915_PERF_REMOVE_CONFIG DRM_IOW(DRM_COMMAND_BASE + DRM_I915_PERF_REMOVE_CONFIG, __u64)
Christopher Ferris76a1d452018-06-27 14:12:29 -0700272#define DRM_IOCTL_I915_QUERY DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_QUERY, struct drm_i915_query)
Ben Cheng655a7c02013-10-16 16:09:24 -0700273typedef struct drm_i915_batchbuffer {
Tao Baod7db5942015-01-28 10:07:51 -0800274 int start;
Christopher Ferris6a9755d2017-01-13 14:09:31 -0800275 int used;
Tao Baod7db5942015-01-28 10:07:51 -0800276 int DR1;
277 int DR4;
Tao Baod7db5942015-01-28 10:07:51 -0800278 int num_cliprects;
Christopher Ferris6a9755d2017-01-13 14:09:31 -0800279 struct drm_clip_rect __user * cliprects;
Christopher Ferris38062f92014-07-09 15:33:25 -0700280} drm_i915_batchbuffer_t;
Ben Cheng655a7c02013-10-16 16:09:24 -0700281typedef struct _drm_i915_cmdbuffer {
Tao Baod7db5942015-01-28 10:07:51 -0800282 char __user * buf;
Christopher Ferris6a9755d2017-01-13 14:09:31 -0800283 int sz;
Tao Baod7db5942015-01-28 10:07:51 -0800284 int DR1;
285 int DR4;
Tao Baod7db5942015-01-28 10:07:51 -0800286 int num_cliprects;
Christopher Ferris6a9755d2017-01-13 14:09:31 -0800287 struct drm_clip_rect __user * cliprects;
Christopher Ferris38062f92014-07-09 15:33:25 -0700288} drm_i915_cmdbuffer_t;
Ben Cheng655a7c02013-10-16 16:09:24 -0700289typedef struct drm_i915_irq_emit {
Tao Baod7db5942015-01-28 10:07:51 -0800290 int __user * irq_seq;
Christopher Ferris6a9755d2017-01-13 14:09:31 -0800291} drm_i915_irq_emit_t;
Christopher Ferris38062f92014-07-09 15:33:25 -0700292typedef struct drm_i915_irq_wait {
Tao Baod7db5942015-01-28 10:07:51 -0800293 int irq_seq;
Ben Cheng655a7c02013-10-16 16:09:24 -0700294} drm_i915_irq_wait_t;
Christopher Ferrisd842e432019-03-07 10:21:59 -0800295#define I915_GEM_PPGTT_NONE 0
296#define I915_GEM_PPGTT_ALIASING 1
297#define I915_GEM_PPGTT_FULL 2
Christopher Ferris6a9755d2017-01-13 14:09:31 -0800298#define I915_PARAM_IRQ_ACTIVE 1
Christopher Ferris38062f92014-07-09 15:33:25 -0700299#define I915_PARAM_ALLOW_BATCHBUFFER 2
Ben Cheng655a7c02013-10-16 16:09:24 -0700300#define I915_PARAM_LAST_DISPATCH 3
301#define I915_PARAM_CHIPSET_ID 4
Christopher Ferris6a9755d2017-01-13 14:09:31 -0800302#define I915_PARAM_HAS_GEM 5
Christopher Ferris38062f92014-07-09 15:33:25 -0700303#define I915_PARAM_NUM_FENCES_AVAIL 6
Ben Cheng655a7c02013-10-16 16:09:24 -0700304#define I915_PARAM_HAS_OVERLAY 7
305#define I915_PARAM_HAS_PAGEFLIPPING 8
Christopher Ferris6a9755d2017-01-13 14:09:31 -0800306#define I915_PARAM_HAS_EXECBUF2 9
Christopher Ferris38062f92014-07-09 15:33:25 -0700307#define I915_PARAM_HAS_BSD 10
Ben Cheng655a7c02013-10-16 16:09:24 -0700308#define I915_PARAM_HAS_BLT 11
309#define I915_PARAM_HAS_RELAXED_FENCING 12
Christopher Ferris6a9755d2017-01-13 14:09:31 -0800310#define I915_PARAM_HAS_COHERENT_RINGS 13
Christopher Ferris38062f92014-07-09 15:33:25 -0700311#define I915_PARAM_HAS_EXEC_CONSTANTS 14
Ben Cheng655a7c02013-10-16 16:09:24 -0700312#define I915_PARAM_HAS_RELAXED_DELTA 15
313#define I915_PARAM_HAS_GEN7_SOL_RESET 16
Christopher Ferris6a9755d2017-01-13 14:09:31 -0800314#define I915_PARAM_HAS_LLC 17
Christopher Ferris38062f92014-07-09 15:33:25 -0700315#define I915_PARAM_HAS_ALIASING_PPGTT 18
Ben Cheng655a7c02013-10-16 16:09:24 -0700316#define I915_PARAM_HAS_WAIT_TIMEOUT 19
317#define I915_PARAM_HAS_SEMAPHORES 20
Christopher Ferris6a9755d2017-01-13 14:09:31 -0800318#define I915_PARAM_HAS_PRIME_VMAP_FLUSH 21
Christopher Ferris38062f92014-07-09 15:33:25 -0700319#define I915_PARAM_HAS_VEBOX 22
Ben Cheng655a7c02013-10-16 16:09:24 -0700320#define I915_PARAM_HAS_SECURE_BATCHES 23
321#define I915_PARAM_HAS_PINNED_BATCHES 24
Christopher Ferris6a9755d2017-01-13 14:09:31 -0800322#define I915_PARAM_HAS_EXEC_NO_RELOC 25
Christopher Ferris38062f92014-07-09 15:33:25 -0700323#define I915_PARAM_HAS_EXEC_HANDLE_LUT 26
324#define I915_PARAM_HAS_WT 27
Christopher Ferrisba8d4f42014-09-03 19:56:49 -0700325#define I915_PARAM_CMD_PARSER_VERSION 28
Christopher Ferris6a9755d2017-01-13 14:09:31 -0800326#define I915_PARAM_HAS_COHERENT_PHYS_GTT 29
Christopher Ferris05d08e92016-02-04 13:16:38 -0800327#define I915_PARAM_MMAP_VERSION 30
328#define I915_PARAM_HAS_BSD2 31
Christopher Ferris05d08e92016-02-04 13:16:38 -0800329#define I915_PARAM_REVISION 32
Christopher Ferris6a9755d2017-01-13 14:09:31 -0800330#define I915_PARAM_SUBSLICE_TOTAL 33
Christopher Ferris05d08e92016-02-04 13:16:38 -0800331#define I915_PARAM_EU_TOTAL 34
332#define I915_PARAM_HAS_GPU_RESET 35
Christopher Ferris05d08e92016-02-04 13:16:38 -0800333#define I915_PARAM_HAS_RESOURCE_STREAMER 36
Christopher Ferris6a9755d2017-01-13 14:09:31 -0800334#define I915_PARAM_HAS_EXEC_SOFTPIN 37
Christopher Ferris49f525c2016-12-12 14:55:36 -0800335#define I915_PARAM_HAS_POOLED_EU 38
336#define I915_PARAM_MIN_EU_IN_POOL 39
Christopher Ferris6a9755d2017-01-13 14:09:31 -0800337#define I915_PARAM_MMAP_GTT_VERSION 40
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800338#define I915_PARAM_HAS_SCHEDULER 41
Christopher Ferris934ec942018-01-31 15:29:16 -0800339#define I915_SCHEDULER_CAP_ENABLED (1ul << 0)
340#define I915_SCHEDULER_CAP_PRIORITY (1ul << 1)
341#define I915_SCHEDULER_CAP_PREEMPTION (1ul << 2)
Christopher Ferrisaeddbcf2019-07-08 12:45:46 -0700342#define I915_SCHEDULER_CAP_SEMAPHORES (1ul << 3)
Christopher Ferris525ce912017-07-26 13:12:53 -0700343#define I915_PARAM_HUC_STATUS 42
344#define I915_PARAM_HAS_EXEC_ASYNC 43
345#define I915_PARAM_HAS_EXEC_FENCE 44
Christopher Ferris1308ad32017-11-14 17:32:13 -0800346#define I915_PARAM_HAS_EXEC_CAPTURE 45
347#define I915_PARAM_SLICE_MASK 46
348#define I915_PARAM_SUBSLICE_MASK 47
349#define I915_PARAM_HAS_EXEC_BATCH_FIRST 48
350#define I915_PARAM_HAS_EXEC_FENCE_ARRAY 49
Christopher Ferris76a1d452018-06-27 14:12:29 -0700351#define I915_PARAM_HAS_CONTEXT_ISOLATION 50
352#define I915_PARAM_CS_TIMESTAMP_FREQUENCY 51
Christopher Ferris86a48372019-01-10 14:14:59 -0800353#define I915_PARAM_MMAP_GTT_COHERENT 52
Ben Cheng655a7c02013-10-16 16:09:24 -0700354typedef struct drm_i915_getparam {
Christopher Ferris05d08e92016-02-04 13:16:38 -0800355 __s32 param;
Tao Baod7db5942015-01-28 10:07:51 -0800356 int __user * value;
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800357} drm_i915_getparam_t;
Ben Cheng655a7c02013-10-16 16:09:24 -0700358#define I915_SETPARAM_USE_MI_BATCHBUFFER_START 1
359#define I915_SETPARAM_TEX_LRU_LOG_GRANULARITY 2
360#define I915_SETPARAM_ALLOW_BATCHBUFFER 3
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800361#define I915_SETPARAM_NUM_USED_FENCES 4
Ben Cheng655a7c02013-10-16 16:09:24 -0700362typedef struct drm_i915_setparam {
Tao Baod7db5942015-01-28 10:07:51 -0800363 int param;
364 int value;
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800365} drm_i915_setparam_t;
Ben Cheng655a7c02013-10-16 16:09:24 -0700366#define I915_MEM_REGION_AGP 1
367typedef struct drm_i915_mem_alloc {
Tao Baod7db5942015-01-28 10:07:51 -0800368 int region;
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800369 int alignment;
Tao Baod7db5942015-01-28 10:07:51 -0800370 int size;
371 int __user * region_offset;
Ben Cheng655a7c02013-10-16 16:09:24 -0700372} drm_i915_mem_alloc_t;
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800373typedef struct drm_i915_mem_free {
Tao Baod7db5942015-01-28 10:07:51 -0800374 int region;
375 int region_offset;
Ben Cheng655a7c02013-10-16 16:09:24 -0700376} drm_i915_mem_free_t;
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800377typedef struct drm_i915_mem_init_heap {
Tao Baod7db5942015-01-28 10:07:51 -0800378 int region;
379 int size;
380 int start;
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800381} drm_i915_mem_init_heap_t;
Ben Cheng655a7c02013-10-16 16:09:24 -0700382typedef struct drm_i915_mem_destroy_heap {
Tao Baod7db5942015-01-28 10:07:51 -0800383 int region;
Ben Cheng655a7c02013-10-16 16:09:24 -0700384} drm_i915_mem_destroy_heap_t;
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800385#define DRM_I915_VBLANK_PIPE_A 1
Ben Cheng655a7c02013-10-16 16:09:24 -0700386#define DRM_I915_VBLANK_PIPE_B 2
387typedef struct drm_i915_vblank_pipe {
Tao Baod7db5942015-01-28 10:07:51 -0800388 int pipe;
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800389} drm_i915_vblank_pipe_t;
Ben Cheng655a7c02013-10-16 16:09:24 -0700390typedef struct drm_i915_vblank_swap {
Tao Baod7db5942015-01-28 10:07:51 -0800391 drm_drawable_t drawable;
392 enum drm_vblank_seq_type seqtype;
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800393 unsigned int sequence;
Ben Cheng655a7c02013-10-16 16:09:24 -0700394} drm_i915_vblank_swap_t;
395typedef struct drm_i915_hws_addr {
Tao Baod7db5942015-01-28 10:07:51 -0800396 __u64 addr;
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800397} drm_i915_hws_addr_t;
Ben Cheng655a7c02013-10-16 16:09:24 -0700398struct drm_i915_gem_init {
Tao Baod7db5942015-01-28 10:07:51 -0800399 __u64 gtt_start;
400 __u64 gtt_end;
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800401};
Ben Cheng655a7c02013-10-16 16:09:24 -0700402struct drm_i915_gem_create {
Tao Baod7db5942015-01-28 10:07:51 -0800403 __u64 size;
404 __u32 handle;
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800405 __u32 pad;
Ben Cheng655a7c02013-10-16 16:09:24 -0700406};
407struct drm_i915_gem_pread {
Tao Baod7db5942015-01-28 10:07:51 -0800408 __u32 handle;
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800409 __u32 pad;
Tao Baod7db5942015-01-28 10:07:51 -0800410 __u64 offset;
411 __u64 size;
412 __u64 data_ptr;
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800413};
Ben Cheng655a7c02013-10-16 16:09:24 -0700414struct drm_i915_gem_pwrite {
Tao Baod7db5942015-01-28 10:07:51 -0800415 __u32 handle;
416 __u32 pad;
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800417 __u64 offset;
Tao Baod7db5942015-01-28 10:07:51 -0800418 __u64 size;
419 __u64 data_ptr;
Ben Cheng655a7c02013-10-16 16:09:24 -0700420};
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800421struct drm_i915_gem_mmap {
Tao Baod7db5942015-01-28 10:07:51 -0800422 __u32 handle;
423 __u32 pad;
424 __u64 offset;
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800425 __u64 size;
Tao Baod7db5942015-01-28 10:07:51 -0800426 __u64 addr_ptr;
Christopher Ferris05d08e92016-02-04 13:16:38 -0800427 __u64 flags;
428#define I915_MMAP_WC 0x1
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800429};
Ben Cheng655a7c02013-10-16 16:09:24 -0700430struct drm_i915_gem_mmap_gtt {
Tao Baod7db5942015-01-28 10:07:51 -0800431 __u32 handle;
432 __u32 pad;
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800433 __u64 offset;
Ben Cheng655a7c02013-10-16 16:09:24 -0700434};
435struct drm_i915_gem_set_domain {
Tao Baod7db5942015-01-28 10:07:51 -0800436 __u32 handle;
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800437 __u32 read_domains;
Tao Baod7db5942015-01-28 10:07:51 -0800438 __u32 write_domain;
Ben Cheng655a7c02013-10-16 16:09:24 -0700439};
Ben Cheng655a7c02013-10-16 16:09:24 -0700440struct drm_i915_gem_sw_finish {
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800441 __u32 handle;
Ben Cheng655a7c02013-10-16 16:09:24 -0700442};
443struct drm_i915_gem_relocation_entry {
Tao Baod7db5942015-01-28 10:07:51 -0800444 __u32 target_handle;
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800445 __u32 delta;
Tao Baod7db5942015-01-28 10:07:51 -0800446 __u64 offset;
Tao Baod7db5942015-01-28 10:07:51 -0800447 __u64 presumed_offset;
448 __u32 read_domains;
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800449 __u32 write_domain;
Ben Cheng655a7c02013-10-16 16:09:24 -0700450};
451#define I915_GEM_DOMAIN_CPU 0x00000001
Ben Cheng655a7c02013-10-16 16:09:24 -0700452#define I915_GEM_DOMAIN_RENDER 0x00000002
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800453#define I915_GEM_DOMAIN_SAMPLER 0x00000004
Ben Cheng655a7c02013-10-16 16:09:24 -0700454#define I915_GEM_DOMAIN_COMMAND 0x00000008
455#define I915_GEM_DOMAIN_INSTRUCTION 0x00000010
Ben Cheng655a7c02013-10-16 16:09:24 -0700456#define I915_GEM_DOMAIN_VERTEX 0x00000020
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800457#define I915_GEM_DOMAIN_GTT 0x00000040
Christopher Ferris1308ad32017-11-14 17:32:13 -0800458#define I915_GEM_DOMAIN_WC 0x00000080
Ben Cheng655a7c02013-10-16 16:09:24 -0700459struct drm_i915_gem_exec_object {
Tao Baod7db5942015-01-28 10:07:51 -0800460 __u32 handle;
461 __u32 relocation_count;
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800462 __u64 relocs_ptr;
Tao Baod7db5942015-01-28 10:07:51 -0800463 __u64 alignment;
Tao Baod7db5942015-01-28 10:07:51 -0800464 __u64 offset;
Ben Cheng655a7c02013-10-16 16:09:24 -0700465};
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800466struct drm_i915_gem_execbuffer {
Tao Baod7db5942015-01-28 10:07:51 -0800467 __u64 buffers_ptr;
Tao Baod7db5942015-01-28 10:07:51 -0800468 __u32 buffer_count;
469 __u32 batch_start_offset;
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800470 __u32 batch_len;
Tao Baod7db5942015-01-28 10:07:51 -0800471 __u32 DR1;
Tao Baod7db5942015-01-28 10:07:51 -0800472 __u32 DR4;
473 __u32 num_cliprects;
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800474 __u64 cliprects_ptr;
Ben Cheng655a7c02013-10-16 16:09:24 -0700475};
476struct drm_i915_gem_exec_object2 {
Tao Baod7db5942015-01-28 10:07:51 -0800477 __u32 handle;
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800478 __u32 relocation_count;
Tao Baod7db5942015-01-28 10:07:51 -0800479 __u64 relocs_ptr;
Tao Baod7db5942015-01-28 10:07:51 -0800480 __u64 alignment;
481 __u64 offset;
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800482#define EXEC_OBJECT_NEEDS_FENCE (1 << 0)
Tao Baod7db5942015-01-28 10:07:51 -0800483#define EXEC_OBJECT_NEEDS_GTT (1 << 1)
Tao Baod7db5942015-01-28 10:07:51 -0800484#define EXEC_OBJECT_WRITE (1 << 2)
Christopher Ferris05d08e92016-02-04 13:16:38 -0800485#define EXEC_OBJECT_SUPPORTS_48B_ADDRESS (1 << 3)
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800486#define EXEC_OBJECT_PINNED (1 << 4)
Christopher Ferris6a9755d2017-01-13 14:09:31 -0800487#define EXEC_OBJECT_PAD_TO_SIZE (1 << 5)
Christopher Ferris525ce912017-07-26 13:12:53 -0700488#define EXEC_OBJECT_ASYNC (1 << 6)
Christopher Ferris1308ad32017-11-14 17:32:13 -0800489#define EXEC_OBJECT_CAPTURE (1 << 7)
490#define __EXEC_OBJECT_UNKNOWN_FLAGS - (EXEC_OBJECT_CAPTURE << 1)
Christopher Ferris6a9755d2017-01-13 14:09:31 -0800491 __u64 flags;
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800492 union {
Christopher Ferris6a9755d2017-01-13 14:09:31 -0800493 __u64 rsvd1;
494 __u64 pad_to_size;
495 };
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800496 __u64 rsvd2;
Ben Cheng655a7c02013-10-16 16:09:24 -0700497};
Christopher Ferris1308ad32017-11-14 17:32:13 -0800498struct drm_i915_gem_exec_fence {
499 __u32 handle;
500#define I915_EXEC_FENCE_WAIT (1 << 0)
501#define I915_EXEC_FENCE_SIGNAL (1 << 1)
502#define __I915_EXEC_FENCE_UNKNOWN_FLAGS (- (I915_EXEC_FENCE_SIGNAL << 1))
503 __u32 flags;
504};
Ben Cheng655a7c02013-10-16 16:09:24 -0700505struct drm_i915_gem_execbuffer2 {
Tao Baod7db5942015-01-28 10:07:51 -0800506 __u64 buffers_ptr;
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800507 __u32 buffer_count;
Tao Baod7db5942015-01-28 10:07:51 -0800508 __u32 batch_start_offset;
509 __u32 batch_len;
510 __u32 DR1;
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800511 __u32 DR4;
Tao Baod7db5942015-01-28 10:07:51 -0800512 __u32 num_cliprects;
513 __u64 cliprects_ptr;
Christopher Ferrisaeddbcf2019-07-08 12:45:46 -0700514#define I915_EXEC_RING_MASK (0x3f)
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800515#define I915_EXEC_DEFAULT (0 << 0)
Tao Baod7db5942015-01-28 10:07:51 -0800516#define I915_EXEC_RENDER (1 << 0)
517#define I915_EXEC_BSD (2 << 0)
518#define I915_EXEC_BLT (3 << 0)
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800519#define I915_EXEC_VEBOX (4 << 0)
Tao Baod7db5942015-01-28 10:07:51 -0800520#define I915_EXEC_CONSTANTS_MASK (3 << 6)
521#define I915_EXEC_CONSTANTS_REL_GENERAL (0 << 6)
522#define I915_EXEC_CONSTANTS_ABSOLUTE (1 << 6)
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800523#define I915_EXEC_CONSTANTS_REL_SURFACE (2 << 6)
Tao Baod7db5942015-01-28 10:07:51 -0800524 __u64 flags;
525 __u64 rsvd1;
526 __u64 rsvd2;
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800527};
Tao Baod7db5942015-01-28 10:07:51 -0800528#define I915_EXEC_GEN7_SOL_RESET (1 << 8)
529#define I915_EXEC_SECURE (1 << 9)
530#define I915_EXEC_IS_PINNED (1 << 10)
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800531#define I915_EXEC_NO_RELOC (1 << 11)
Tao Baod7db5942015-01-28 10:07:51 -0800532#define I915_EXEC_HANDLE_LUT (1 << 12)
Christopher Ferris106b3a82016-08-24 12:15:38 -0700533#define I915_EXEC_BSD_SHIFT (13)
534#define I915_EXEC_BSD_MASK (3 << I915_EXEC_BSD_SHIFT)
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800535#define I915_EXEC_BSD_DEFAULT (0 << I915_EXEC_BSD_SHIFT)
Christopher Ferris106b3a82016-08-24 12:15:38 -0700536#define I915_EXEC_BSD_RING1 (1 << I915_EXEC_BSD_SHIFT)
537#define I915_EXEC_BSD_RING2 (2 << I915_EXEC_BSD_SHIFT)
Christopher Ferris05d08e92016-02-04 13:16:38 -0800538#define I915_EXEC_RESOURCE_STREAMER (1 << 15)
Christopher Ferris525ce912017-07-26 13:12:53 -0700539#define I915_EXEC_FENCE_IN (1 << 16)
540#define I915_EXEC_FENCE_OUT (1 << 17)
Christopher Ferris1308ad32017-11-14 17:32:13 -0800541#define I915_EXEC_BATCH_FIRST (1 << 18)
542#define I915_EXEC_FENCE_ARRAY (1 << 19)
543#define __I915_EXEC_UNKNOWN_FLAGS (- (I915_EXEC_FENCE_ARRAY << 1))
Christopher Ferris106b3a82016-08-24 12:15:38 -0700544#define I915_EXEC_CONTEXT_ID_MASK (0xffffffff)
Tao Baod7db5942015-01-28 10:07:51 -0800545#define i915_execbuffer2_set_context_id(eb2,context) (eb2).rsvd1 = context & I915_EXEC_CONTEXT_ID_MASK
546#define i915_execbuffer2_get_context_id(eb2) ((eb2).rsvd1 & I915_EXEC_CONTEXT_ID_MASK)
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800547struct drm_i915_gem_pin {
Christopher Ferris106b3a82016-08-24 12:15:38 -0700548 __u32 handle;
Tao Baod7db5942015-01-28 10:07:51 -0800549 __u32 pad;
550 __u64 alignment;
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800551 __u64 offset;
Christopher Ferris106b3a82016-08-24 12:15:38 -0700552};
Ben Cheng655a7c02013-10-16 16:09:24 -0700553struct drm_i915_gem_unpin {
Tao Baod7db5942015-01-28 10:07:51 -0800554 __u32 handle;
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800555 __u32 pad;
Christopher Ferris106b3a82016-08-24 12:15:38 -0700556};
Ben Cheng655a7c02013-10-16 16:09:24 -0700557struct drm_i915_gem_busy {
Tao Baod7db5942015-01-28 10:07:51 -0800558 __u32 handle;
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800559 __u32 busy;
Christopher Ferris106b3a82016-08-24 12:15:38 -0700560};
Ben Cheng655a7c02013-10-16 16:09:24 -0700561#define I915_CACHING_NONE 0
Ben Cheng655a7c02013-10-16 16:09:24 -0700562#define I915_CACHING_CACHED 1
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800563#define I915_CACHING_DISPLAY 2
Christopher Ferris106b3a82016-08-24 12:15:38 -0700564struct drm_i915_gem_caching {
Tao Baod7db5942015-01-28 10:07:51 -0800565 __u32 handle;
566 __u32 caching;
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800567};
Christopher Ferris106b3a82016-08-24 12:15:38 -0700568#define I915_TILING_NONE 0
Ben Cheng655a7c02013-10-16 16:09:24 -0700569#define I915_TILING_X 1
570#define I915_TILING_Y 2
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800571#define I915_TILING_LAST I915_TILING_Y
Ben Cheng655a7c02013-10-16 16:09:24 -0700572#define I915_BIT_6_SWIZZLE_NONE 0
Christopher Ferris106b3a82016-08-24 12:15:38 -0700573#define I915_BIT_6_SWIZZLE_9 1
Ben Cheng655a7c02013-10-16 16:09:24 -0700574#define I915_BIT_6_SWIZZLE_9_10 2
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800575#define I915_BIT_6_SWIZZLE_9_11 3
Ben Cheng655a7c02013-10-16 16:09:24 -0700576#define I915_BIT_6_SWIZZLE_9_10_11 4
Christopher Ferris106b3a82016-08-24 12:15:38 -0700577#define I915_BIT_6_SWIZZLE_UNKNOWN 5
Ben Cheng655a7c02013-10-16 16:09:24 -0700578#define I915_BIT_6_SWIZZLE_9_17 6
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800579#define I915_BIT_6_SWIZZLE_9_10_17 7
Ben Cheng655a7c02013-10-16 16:09:24 -0700580struct drm_i915_gem_set_tiling {
Christopher Ferris106b3a82016-08-24 12:15:38 -0700581 __u32 handle;
Tao Baod7db5942015-01-28 10:07:51 -0800582 __u32 tiling_mode;
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800583 __u32 stride;
Tao Baod7db5942015-01-28 10:07:51 -0800584 __u32 swizzle_mode;
Christopher Ferris106b3a82016-08-24 12:15:38 -0700585};
Ben Cheng655a7c02013-10-16 16:09:24 -0700586struct drm_i915_gem_get_tiling {
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800587 __u32 handle;
Tao Baod7db5942015-01-28 10:07:51 -0800588 __u32 tiling_mode;
Christopher Ferris106b3a82016-08-24 12:15:38 -0700589 __u32 swizzle_mode;
Christopher Ferris05d08e92016-02-04 13:16:38 -0800590 __u32 phys_swizzle_mode;
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800591};
Ben Cheng655a7c02013-10-16 16:09:24 -0700592struct drm_i915_gem_get_aperture {
Christopher Ferris106b3a82016-08-24 12:15:38 -0700593 __u64 aper_size;
Christopher Ferris05d08e92016-02-04 13:16:38 -0800594 __u64 aper_available_size;
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800595};
Ben Cheng655a7c02013-10-16 16:09:24 -0700596struct drm_i915_get_pipe_from_crtc_id {
Christopher Ferris106b3a82016-08-24 12:15:38 -0700597 __u32 crtc_id;
Christopher Ferris05d08e92016-02-04 13:16:38 -0800598 __u32 pipe;
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800599};
Ben Cheng655a7c02013-10-16 16:09:24 -0700600#define I915_MADV_WILLNEED 0
Christopher Ferris106b3a82016-08-24 12:15:38 -0700601#define I915_MADV_DONTNEED 1
Christopher Ferris05d08e92016-02-04 13:16:38 -0800602#define __I915_MADV_PURGED 2
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800603struct drm_i915_gem_madvise {
Tao Baod7db5942015-01-28 10:07:51 -0800604 __u32 handle;
Christopher Ferris106b3a82016-08-24 12:15:38 -0700605 __u32 madv;
Christopher Ferris05d08e92016-02-04 13:16:38 -0800606 __u32 retained;
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800607};
Ben Cheng655a7c02013-10-16 16:09:24 -0700608#define I915_OVERLAY_TYPE_MASK 0xff
Christopher Ferris106b3a82016-08-24 12:15:38 -0700609#define I915_OVERLAY_YUV_PLANAR 0x01
Christopher Ferris05d08e92016-02-04 13:16:38 -0800610#define I915_OVERLAY_YUV_PACKED 0x02
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800611#define I915_OVERLAY_RGB 0x03
Ben Cheng655a7c02013-10-16 16:09:24 -0700612#define I915_OVERLAY_DEPTH_MASK 0xff00
Christopher Ferris106b3a82016-08-24 12:15:38 -0700613#define I915_OVERLAY_RGB24 0x1000
Christopher Ferris05d08e92016-02-04 13:16:38 -0800614#define I915_OVERLAY_RGB16 0x2000
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800615#define I915_OVERLAY_RGB15 0x3000
Ben Cheng655a7c02013-10-16 16:09:24 -0700616#define I915_OVERLAY_YUV422 0x0100
Christopher Ferris106b3a82016-08-24 12:15:38 -0700617#define I915_OVERLAY_YUV411 0x0200
Christopher Ferris05d08e92016-02-04 13:16:38 -0800618#define I915_OVERLAY_YUV420 0x0300
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800619#define I915_OVERLAY_YUV410 0x0400
Ben Cheng655a7c02013-10-16 16:09:24 -0700620#define I915_OVERLAY_SWAP_MASK 0xff0000
Christopher Ferris106b3a82016-08-24 12:15:38 -0700621#define I915_OVERLAY_NO_SWAP 0x000000
Christopher Ferris05d08e92016-02-04 13:16:38 -0800622#define I915_OVERLAY_UV_SWAP 0x010000
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800623#define I915_OVERLAY_Y_SWAP 0x020000
Ben Cheng655a7c02013-10-16 16:09:24 -0700624#define I915_OVERLAY_Y_AND_UV_SWAP 0x030000
Christopher Ferris106b3a82016-08-24 12:15:38 -0700625#define I915_OVERLAY_FLAGS_MASK 0xff000000
Christopher Ferris05d08e92016-02-04 13:16:38 -0800626#define I915_OVERLAY_ENABLE 0x01000000
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800627struct drm_intel_overlay_put_image {
Tao Baod7db5942015-01-28 10:07:51 -0800628 __u32 flags;
Christopher Ferris106b3a82016-08-24 12:15:38 -0700629 __u32 bo_handle;
Christopher Ferris05d08e92016-02-04 13:16:38 -0800630 __u16 stride_Y;
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800631 __u16 stride_UV;
Tao Baod7db5942015-01-28 10:07:51 -0800632 __u32 offset_Y;
Christopher Ferris106b3a82016-08-24 12:15:38 -0700633 __u32 offset_U;
Christopher Ferris05d08e92016-02-04 13:16:38 -0800634 __u32 offset_V;
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800635 __u16 src_width;
Tao Baod7db5942015-01-28 10:07:51 -0800636 __u16 src_height;
Christopher Ferris106b3a82016-08-24 12:15:38 -0700637 __u16 src_scan_width;
Christopher Ferris05d08e92016-02-04 13:16:38 -0800638 __u16 src_scan_height;
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800639 __u32 crtc_id;
Tao Baod7db5942015-01-28 10:07:51 -0800640 __u16 dst_x;
Christopher Ferris106b3a82016-08-24 12:15:38 -0700641 __u16 dst_y;
Christopher Ferris05d08e92016-02-04 13:16:38 -0800642 __u16 dst_width;
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800643 __u16 dst_height;
Ben Cheng655a7c02013-10-16 16:09:24 -0700644};
Christopher Ferris106b3a82016-08-24 12:15:38 -0700645#define I915_OVERLAY_UPDATE_ATTRS (1 << 0)
Christopher Ferris05d08e92016-02-04 13:16:38 -0800646#define I915_OVERLAY_UPDATE_GAMMA (1 << 1)
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800647#define I915_OVERLAY_DISABLE_DEST_COLORKEY (1 << 2)
Ben Cheng655a7c02013-10-16 16:09:24 -0700648struct drm_intel_overlay_attrs {
Christopher Ferris106b3a82016-08-24 12:15:38 -0700649 __u32 flags;
Tao Baod7db5942015-01-28 10:07:51 -0800650 __u32 color_key;
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800651 __s32 brightness;
Tao Baod7db5942015-01-28 10:07:51 -0800652 __u32 contrast;
Christopher Ferris106b3a82016-08-24 12:15:38 -0700653 __u32 saturation;
Tao Baod7db5942015-01-28 10:07:51 -0800654 __u32 gamma0;
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800655 __u32 gamma1;
Tao Baod7db5942015-01-28 10:07:51 -0800656 __u32 gamma2;
Christopher Ferris106b3a82016-08-24 12:15:38 -0700657 __u32 gamma3;
Tao Baod7db5942015-01-28 10:07:51 -0800658 __u32 gamma4;
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800659 __u32 gamma5;
Ben Cheng655a7c02013-10-16 16:09:24 -0700660};
Christopher Ferris106b3a82016-08-24 12:15:38 -0700661#define I915_SET_COLORKEY_NONE (1 << 0)
Tao Baod7db5942015-01-28 10:07:51 -0800662#define I915_SET_COLORKEY_DESTINATION (1 << 1)
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800663#define I915_SET_COLORKEY_SOURCE (1 << 2)
Ben Cheng655a7c02013-10-16 16:09:24 -0700664struct drm_intel_sprite_colorkey {
Christopher Ferris106b3a82016-08-24 12:15:38 -0700665 __u32 plane_id;
Tao Baod7db5942015-01-28 10:07:51 -0800666 __u32 min_value;
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800667 __u32 channel_mask;
Tao Baod7db5942015-01-28 10:07:51 -0800668 __u32 max_value;
Christopher Ferris106b3a82016-08-24 12:15:38 -0700669 __u32 flags;
Ben Cheng655a7c02013-10-16 16:09:24 -0700670};
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800671struct drm_i915_gem_wait {
Tao Baod7db5942015-01-28 10:07:51 -0800672 __u32 bo_handle;
Christopher Ferris106b3a82016-08-24 12:15:38 -0700673 __u32 flags;
Tao Baod7db5942015-01-28 10:07:51 -0800674 __s64 timeout_ns;
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800675};
Ben Cheng655a7c02013-10-16 16:09:24 -0700676struct drm_i915_gem_context_create {
Christopher Ferris106b3a82016-08-24 12:15:38 -0700677 __u32 ctx_id;
Tao Baod7db5942015-01-28 10:07:51 -0800678 __u32 pad;
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800679};
Christopher Ferrisaeddbcf2019-07-08 12:45:46 -0700680struct drm_i915_gem_context_create_ext {
681 __u32 ctx_id;
682 __u32 flags;
683#define I915_CONTEXT_CREATE_FLAGS_USE_EXTENSIONS (1u << 0)
684#define I915_CONTEXT_CREATE_FLAGS_UNKNOWN (- (I915_CONTEXT_CREATE_FLAGS_USE_EXTENSIONS << 1))
685 __u64 extensions;
686};
687struct drm_i915_gem_context_param {
688 __u32 ctx_id;
689 __u32 size;
690 __u64 param;
691#define I915_CONTEXT_PARAM_BAN_PERIOD 0x1
692#define I915_CONTEXT_PARAM_NO_ZEROMAP 0x2
693#define I915_CONTEXT_PARAM_GTT_SIZE 0x3
694#define I915_CONTEXT_PARAM_NO_ERROR_CAPTURE 0x4
695#define I915_CONTEXT_PARAM_BANNABLE 0x5
696#define I915_CONTEXT_PARAM_PRIORITY 0x6
697#define I915_CONTEXT_MAX_USER_PRIORITY 1023
698#define I915_CONTEXT_DEFAULT_PRIORITY 0
699#define I915_CONTEXT_MIN_USER_PRIORITY - 1023
700#define I915_CONTEXT_PARAM_SSEU 0x7
701#define I915_CONTEXT_PARAM_RECOVERABLE 0x8
702 __u64 value;
703};
704struct drm_i915_gem_context_param_sseu {
705 struct i915_engine_class_instance engine;
706 __u32 flags;
707 __u64 slice_mask;
708 __u64 subslice_mask;
709 __u16 min_eus_per_subslice;
710 __u16 max_eus_per_subslice;
711 __u32 rsvd;
712};
713struct drm_i915_gem_context_create_ext_setparam {
714#define I915_CONTEXT_CREATE_EXT_SETPARAM 0
715 struct i915_user_extension base;
716 struct drm_i915_gem_context_param param;
717};
Ben Cheng655a7c02013-10-16 16:09:24 -0700718struct drm_i915_gem_context_destroy {
Christopher Ferris106b3a82016-08-24 12:15:38 -0700719 __u32 ctx_id;
Tao Baod7db5942015-01-28 10:07:51 -0800720 __u32 pad;
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800721};
Christopher Ferrisaeddbcf2019-07-08 12:45:46 -0700722struct drm_i915_gem_vm_control {
723 __u64 extensions;
724 __u32 flags;
725 __u32 vm_id;
726};
Ben Cheng655a7c02013-10-16 16:09:24 -0700727struct drm_i915_reg_read {
Christopher Ferris106b3a82016-08-24 12:15:38 -0700728 __u64 offset;
Christopher Ferris934ec942018-01-31 15:29:16 -0800729#define I915_REG_READ_8B_WA (1ul << 0)
Tao Baod7db5942015-01-28 10:07:51 -0800730 __u64 val;
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800731};
Christopher Ferris38062f92014-07-09 15:33:25 -0700732struct drm_i915_reset_stats {
Christopher Ferris106b3a82016-08-24 12:15:38 -0700733 __u32 ctx_id;
Tao Baod7db5942015-01-28 10:07:51 -0800734 __u32 flags;
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800735 __u32 reset_count;
Tao Baod7db5942015-01-28 10:07:51 -0800736 __u32 batch_active;
Christopher Ferris106b3a82016-08-24 12:15:38 -0700737 __u32 batch_pending;
Tao Baod7db5942015-01-28 10:07:51 -0800738 __u32 pad;
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800739};
Christopher Ferrisba8d4f42014-09-03 19:56:49 -0700740struct drm_i915_gem_userptr {
Christopher Ferris106b3a82016-08-24 12:15:38 -0700741 __u64 user_ptr;
Tao Baod7db5942015-01-28 10:07:51 -0800742 __u64 user_size;
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800743 __u32 flags;
Christopher Ferrisba8d4f42014-09-03 19:56:49 -0700744#define I915_USERPTR_READ_ONLY 0x1
Christopher Ferris106b3a82016-08-24 12:15:38 -0700745#define I915_USERPTR_UNSYNCHRONIZED 0x80000000
Tao Baod7db5942015-01-28 10:07:51 -0800746 __u32 handle;
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800747};
Christopher Ferris525ce912017-07-26 13:12:53 -0700748enum drm_i915_oa_format {
749 I915_OA_FORMAT_A13 = 1,
750 I915_OA_FORMAT_A29,
751 I915_OA_FORMAT_A13_B8_C8,
752 I915_OA_FORMAT_B4_C8,
753 I915_OA_FORMAT_A45_B8_C8,
754 I915_OA_FORMAT_B4_C8_A16,
755 I915_OA_FORMAT_C4_B8,
Christopher Ferris1308ad32017-11-14 17:32:13 -0800756 I915_OA_FORMAT_A12,
757 I915_OA_FORMAT_A12_B8_C8,
758 I915_OA_FORMAT_A32u40_A4u32_B8_C8,
Christopher Ferris525ce912017-07-26 13:12:53 -0700759 I915_OA_FORMAT_MAX
760};
761enum drm_i915_perf_property_id {
762 DRM_I915_PERF_PROP_CTX_HANDLE = 1,
763 DRM_I915_PERF_PROP_SAMPLE_OA,
764 DRM_I915_PERF_PROP_OA_METRICS_SET,
765 DRM_I915_PERF_PROP_OA_FORMAT,
766 DRM_I915_PERF_PROP_OA_EXPONENT,
767 DRM_I915_PERF_PROP_MAX
768};
769struct drm_i915_perf_open_param {
770 __u32 flags;
771#define I915_PERF_FLAG_FD_CLOEXEC (1 << 0)
772#define I915_PERF_FLAG_FD_NONBLOCK (1 << 1)
773#define I915_PERF_FLAG_DISABLED (1 << 2)
774 __u32 num_properties;
775 __u64 properties_ptr;
776};
777#define I915_PERF_IOCTL_ENABLE _IO('i', 0x0)
778#define I915_PERF_IOCTL_DISABLE _IO('i', 0x1)
779struct drm_i915_perf_record_header {
780 __u32 type;
781 __u16 pad;
782 __u16 size;
783};
784enum drm_i915_perf_record_type {
785 DRM_I915_PERF_RECORD_SAMPLE = 1,
786 DRM_I915_PERF_RECORD_OA_REPORT_LOST = 2,
787 DRM_I915_PERF_RECORD_OA_BUFFER_LOST = 3,
788 DRM_I915_PERF_RECORD_MAX
789};
Christopher Ferris1308ad32017-11-14 17:32:13 -0800790struct drm_i915_perf_oa_config {
791 char uuid[36];
792 __u32 n_mux_regs;
793 __u32 n_boolean_regs;
794 __u32 n_flex_regs;
Christopher Ferris934ec942018-01-31 15:29:16 -0800795 __u64 mux_regs_ptr;
796 __u64 boolean_regs_ptr;
797 __u64 flex_regs_ptr;
Christopher Ferris1308ad32017-11-14 17:32:13 -0800798};
Christopher Ferris76a1d452018-06-27 14:12:29 -0700799struct drm_i915_query_item {
800 __u64 query_id;
801#define DRM_I915_QUERY_TOPOLOGY_INFO 1
802 __s32 length;
803 __u32 flags;
804 __u64 data_ptr;
805};
806struct drm_i915_query {
807 __u32 num_items;
808 __u32 flags;
809 __u64 items_ptr;
810};
811struct drm_i915_query_topology_info {
812 __u16 flags;
813 __u16 max_slices;
814 __u16 max_subslices;
815 __u16 max_eus_per_subslice;
816 __u16 subslice_offset;
817 __u16 subslice_stride;
818 __u16 eu_offset;
819 __u16 eu_stride;
820 __u8 data[];
821};
Christopher Ferris106b3a82016-08-24 12:15:38 -0700822#ifdef __cplusplus
Christopher Ferris48fe0ae2019-01-10 15:59:33 -0800823}
Ben Cheng655a7c02013-10-16 16:09:24 -0700824#endif
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800825#endif