blob: aa3f30fb39b8f597ea577b5177e308e8a7fe1f9a [file] [log] [blame]
Elliott Hughes180edef2023-11-02 00:08:05 +00001/*
2 * This file is auto-generated. Modifications will be lost.
3 *
4 * See https://android.googlesource.com/platform/bionic/+/master/libc/kernel/
5 * for more information.
6 */
Christopher Ferris05d08e92016-02-04 13:16:38 -08007#ifndef __AMDGPU_DRM_H__
8#define __AMDGPU_DRM_H__
9#include "drm.h"
Christopher Ferris106b3a82016-08-24 12:15:38 -070010#ifdef __cplusplus
Christopher Ferris48fe0ae2019-01-10 15:59:33 -080011extern "C" {
Christopher Ferris106b3a82016-08-24 12:15:38 -070012#endif
13#define DRM_AMDGPU_GEM_CREATE 0x00
Christopher Ferris05d08e92016-02-04 13:16:38 -080014#define DRM_AMDGPU_GEM_MMAP 0x01
15#define DRM_AMDGPU_CTX 0x02
16#define DRM_AMDGPU_BO_LIST 0x03
17#define DRM_AMDGPU_CS 0x04
Christopher Ferris05d08e92016-02-04 13:16:38 -080018#define DRM_AMDGPU_INFO 0x05
19#define DRM_AMDGPU_GEM_METADATA 0x06
20#define DRM_AMDGPU_GEM_WAIT_IDLE 0x07
21#define DRM_AMDGPU_GEM_VA 0x08
Christopher Ferris05d08e92016-02-04 13:16:38 -080022#define DRM_AMDGPU_WAIT_CS 0x09
23#define DRM_AMDGPU_GEM_OP 0x10
24#define DRM_AMDGPU_GEM_USERPTR 0x11
Christopher Ferris48af7cb2017-02-21 12:35:09 -080025#define DRM_AMDGPU_WAIT_FENCES 0x12
Christopher Ferris1308ad32017-11-14 17:32:13 -080026#define DRM_AMDGPU_VM 0x13
Christopher Ferris934ec942018-01-31 15:29:16 -080027#define DRM_AMDGPU_FENCE_TO_HANDLE 0x14
28#define DRM_AMDGPU_SCHED 0x15
Christopher Ferris05d08e92016-02-04 13:16:38 -080029#define DRM_IOCTL_AMDGPU_GEM_CREATE DRM_IOWR(DRM_COMMAND_BASE + DRM_AMDGPU_GEM_CREATE, union drm_amdgpu_gem_create)
Christopher Ferris05d08e92016-02-04 13:16:38 -080030#define DRM_IOCTL_AMDGPU_GEM_MMAP DRM_IOWR(DRM_COMMAND_BASE + DRM_AMDGPU_GEM_MMAP, union drm_amdgpu_gem_mmap)
Christopher Ferris48af7cb2017-02-21 12:35:09 -080031#define DRM_IOCTL_AMDGPU_CTX DRM_IOWR(DRM_COMMAND_BASE + DRM_AMDGPU_CTX, union drm_amdgpu_ctx)
Christopher Ferris05d08e92016-02-04 13:16:38 -080032#define DRM_IOCTL_AMDGPU_BO_LIST DRM_IOWR(DRM_COMMAND_BASE + DRM_AMDGPU_BO_LIST, union drm_amdgpu_bo_list)
33#define DRM_IOCTL_AMDGPU_CS DRM_IOWR(DRM_COMMAND_BASE + DRM_AMDGPU_CS, union drm_amdgpu_cs)
Christopher Ferris05d08e92016-02-04 13:16:38 -080034#define DRM_IOCTL_AMDGPU_INFO DRM_IOW(DRM_COMMAND_BASE + DRM_AMDGPU_INFO, struct drm_amdgpu_info)
Christopher Ferris48af7cb2017-02-21 12:35:09 -080035#define DRM_IOCTL_AMDGPU_GEM_METADATA DRM_IOWR(DRM_COMMAND_BASE + DRM_AMDGPU_GEM_METADATA, struct drm_amdgpu_gem_metadata)
Christopher Ferris05d08e92016-02-04 13:16:38 -080036#define DRM_IOCTL_AMDGPU_GEM_WAIT_IDLE DRM_IOWR(DRM_COMMAND_BASE + DRM_AMDGPU_GEM_WAIT_IDLE, union drm_amdgpu_gem_wait_idle)
37#define DRM_IOCTL_AMDGPU_GEM_VA DRM_IOW(DRM_COMMAND_BASE + DRM_AMDGPU_GEM_VA, struct drm_amdgpu_gem_va)
Christopher Ferris05d08e92016-02-04 13:16:38 -080038#define DRM_IOCTL_AMDGPU_WAIT_CS DRM_IOWR(DRM_COMMAND_BASE + DRM_AMDGPU_WAIT_CS, union drm_amdgpu_wait_cs)
Christopher Ferris48af7cb2017-02-21 12:35:09 -080039#define DRM_IOCTL_AMDGPU_GEM_OP DRM_IOWR(DRM_COMMAND_BASE + DRM_AMDGPU_GEM_OP, struct drm_amdgpu_gem_op)
Christopher Ferris05d08e92016-02-04 13:16:38 -080040#define DRM_IOCTL_AMDGPU_GEM_USERPTR DRM_IOWR(DRM_COMMAND_BASE + DRM_AMDGPU_GEM_USERPTR, struct drm_amdgpu_gem_userptr)
Christopher Ferris48af7cb2017-02-21 12:35:09 -080041#define DRM_IOCTL_AMDGPU_WAIT_FENCES DRM_IOWR(DRM_COMMAND_BASE + DRM_AMDGPU_WAIT_FENCES, union drm_amdgpu_wait_fences)
Christopher Ferris1308ad32017-11-14 17:32:13 -080042#define DRM_IOCTL_AMDGPU_VM DRM_IOWR(DRM_COMMAND_BASE + DRM_AMDGPU_VM, union drm_amdgpu_vm)
Christopher Ferris934ec942018-01-31 15:29:16 -080043#define DRM_IOCTL_AMDGPU_FENCE_TO_HANDLE DRM_IOWR(DRM_COMMAND_BASE + DRM_AMDGPU_FENCE_TO_HANDLE, union drm_amdgpu_fence_to_handle)
44#define DRM_IOCTL_AMDGPU_SCHED DRM_IOW(DRM_COMMAND_BASE + DRM_AMDGPU_SCHED, union drm_amdgpu_sched)
Christopher Ferris05d08e92016-02-04 13:16:38 -080045#define AMDGPU_GEM_DOMAIN_CPU 0x1
Christopher Ferris05d08e92016-02-04 13:16:38 -080046#define AMDGPU_GEM_DOMAIN_GTT 0x2
47#define AMDGPU_GEM_DOMAIN_VRAM 0x4
48#define AMDGPU_GEM_DOMAIN_GDS 0x8
49#define AMDGPU_GEM_DOMAIN_GWS 0x10
Christopher Ferris05d08e92016-02-04 13:16:38 -080050#define AMDGPU_GEM_DOMAIN_OA 0x20
Christopher Ferris67d1e5e2023-10-31 13:36:37 -070051#define AMDGPU_GEM_DOMAIN_DOORBELL 0x40
52#define AMDGPU_GEM_DOMAIN_MASK (AMDGPU_GEM_DOMAIN_CPU | AMDGPU_GEM_DOMAIN_GTT | AMDGPU_GEM_DOMAIN_VRAM | AMDGPU_GEM_DOMAIN_GDS | AMDGPU_GEM_DOMAIN_GWS | AMDGPU_GEM_DOMAIN_OA | AMDGPU_GEM_DOMAIN_DOORBELL)
Christopher Ferris05d08e92016-02-04 13:16:38 -080053#define AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED (1 << 0)
54#define AMDGPU_GEM_CREATE_NO_CPU_ACCESS (1 << 1)
55#define AMDGPU_GEM_CREATE_CPU_GTT_USWC (1 << 2)
Christopher Ferris6a9755d2017-01-13 14:09:31 -080056#define AMDGPU_GEM_CREATE_VRAM_CLEARED (1 << 3)
Christopher Ferris48af7cb2017-02-21 12:35:09 -080057#define AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS (1 << 5)
Christopher Ferris934ec942018-01-31 15:29:16 -080058#define AMDGPU_GEM_CREATE_VM_ALWAYS_VALID (1 << 6)
59#define AMDGPU_GEM_CREATE_EXPLICIT_SYNC (1 << 7)
Christopher Ferrisaf09c702020-06-01 20:29:29 -070060#define AMDGPU_GEM_CREATE_CP_MQD_GFX9 (1 << 8)
Christopher Ferris9584fa42019-12-09 15:36:13 -080061#define AMDGPU_GEM_CREATE_VRAM_WIPE_ON_RELEASE (1 << 9)
Christopher Ferris8177cdf2020-08-03 11:53:55 -070062#define AMDGPU_GEM_CREATE_ENCRYPTED (1 << 10)
Christopher Ferris3a39c0b2021-09-02 00:03:38 +000063#define AMDGPU_GEM_CREATE_PREEMPTIBLE (1 << 11)
Christopher Ferris80ae69d2022-08-02 16:32:21 -070064#define AMDGPU_GEM_CREATE_DISCARDABLE (1 << 12)
Christopher Ferris8b7fdc92023-02-21 13:36:32 -080065#define AMDGPU_GEM_CREATE_COHERENT (1 << 13)
66#define AMDGPU_GEM_CREATE_UNCACHED (1 << 14)
Christopher Ferris05d08e92016-02-04 13:16:38 -080067struct drm_amdgpu_gem_create_in {
Christopher Ferris106b3a82016-08-24 12:15:38 -070068 __u64 bo_size;
Christopher Ferris106b3a82016-08-24 12:15:38 -070069 __u64 alignment;
70 __u64 domains;
71 __u64 domain_flags;
Christopher Ferris05d08e92016-02-04 13:16:38 -080072};
73struct drm_amdgpu_gem_create_out {
Christopher Ferris106b3a82016-08-24 12:15:38 -070074 __u32 handle;
75 __u32 _pad;
Christopher Ferris05d08e92016-02-04 13:16:38 -080076};
77union drm_amdgpu_gem_create {
78 struct drm_amdgpu_gem_create_in in;
Christopher Ferris05d08e92016-02-04 13:16:38 -080079 struct drm_amdgpu_gem_create_out out;
80};
81#define AMDGPU_BO_LIST_OP_CREATE 0
82#define AMDGPU_BO_LIST_OP_DESTROY 1
Christopher Ferris05d08e92016-02-04 13:16:38 -080083#define AMDGPU_BO_LIST_OP_UPDATE 2
84struct drm_amdgpu_bo_list_in {
Christopher Ferris106b3a82016-08-24 12:15:38 -070085 __u32 operation;
86 __u32 list_handle;
87 __u32 bo_number;
88 __u32 bo_info_size;
Christopher Ferris106b3a82016-08-24 12:15:38 -070089 __u64 bo_info_ptr;
Christopher Ferris05d08e92016-02-04 13:16:38 -080090};
Christopher Ferris05d08e92016-02-04 13:16:38 -080091struct drm_amdgpu_bo_list_entry {
Christopher Ferris106b3a82016-08-24 12:15:38 -070092 __u32 bo_handle;
Christopher Ferris106b3a82016-08-24 12:15:38 -070093 __u32 bo_priority;
94};
Christopher Ferris05d08e92016-02-04 13:16:38 -080095struct drm_amdgpu_bo_list_out {
Christopher Ferris106b3a82016-08-24 12:15:38 -070096 __u32 list_handle;
Christopher Ferris106b3a82016-08-24 12:15:38 -070097 __u32 _pad;
98};
Christopher Ferris05d08e92016-02-04 13:16:38 -080099union drm_amdgpu_bo_list {
100 struct drm_amdgpu_bo_list_in in;
101 struct drm_amdgpu_bo_list_out out;
102};
Christopher Ferris05d08e92016-02-04 13:16:38 -0800103#define AMDGPU_CTX_OP_ALLOC_CTX 1
104#define AMDGPU_CTX_OP_FREE_CTX 2
105#define AMDGPU_CTX_OP_QUERY_STATE 3
Christopher Ferris76a1d452018-06-27 14:12:29 -0700106#define AMDGPU_CTX_OP_QUERY_STATE2 4
Christopher Ferris10a76e62022-06-08 13:31:52 -0700107#define AMDGPU_CTX_OP_GET_STABLE_PSTATE 5
108#define AMDGPU_CTX_OP_SET_STABLE_PSTATE 6
Christopher Ferris05d08e92016-02-04 13:16:38 -0800109#define AMDGPU_CTX_NO_RESET 0
Christopher Ferris05d08e92016-02-04 13:16:38 -0800110#define AMDGPU_CTX_GUILTY_RESET 1
111#define AMDGPU_CTX_INNOCENT_RESET 2
112#define AMDGPU_CTX_UNKNOWN_RESET 3
Christopher Ferris76a1d452018-06-27 14:12:29 -0700113#define AMDGPU_CTX_QUERY2_FLAGS_RESET (1 << 0)
114#define AMDGPU_CTX_QUERY2_FLAGS_VRAMLOST (1 << 1)
115#define AMDGPU_CTX_QUERY2_FLAGS_GUILTY (1 << 2)
Christopher Ferrisaeddbcf2019-07-08 12:45:46 -0700116#define AMDGPU_CTX_QUERY2_FLAGS_RAS_CE (1 << 3)
117#define AMDGPU_CTX_QUERY2_FLAGS_RAS_UE (1 << 4)
Christopher Ferris8666d042023-09-06 14:55:31 -0700118#define AMDGPU_CTX_QUERY2_FLAGS_RESET_IN_PROGRESS (1 << 5)
Christopher Ferris934ec942018-01-31 15:29:16 -0800119#define AMDGPU_CTX_PRIORITY_UNSET - 2048
120#define AMDGPU_CTX_PRIORITY_VERY_LOW - 1023
121#define AMDGPU_CTX_PRIORITY_LOW - 512
122#define AMDGPU_CTX_PRIORITY_NORMAL 0
123#define AMDGPU_CTX_PRIORITY_HIGH 512
124#define AMDGPU_CTX_PRIORITY_VERY_HIGH 1023
Christopher Ferris10a76e62022-06-08 13:31:52 -0700125#define AMDGPU_CTX_STABLE_PSTATE_FLAGS_MASK 0xf
126#define AMDGPU_CTX_STABLE_PSTATE_NONE 0
127#define AMDGPU_CTX_STABLE_PSTATE_STANDARD 1
128#define AMDGPU_CTX_STABLE_PSTATE_MIN_SCLK 2
129#define AMDGPU_CTX_STABLE_PSTATE_MIN_MCLK 3
130#define AMDGPU_CTX_STABLE_PSTATE_PEAK 4
Christopher Ferris05d08e92016-02-04 13:16:38 -0800131struct drm_amdgpu_ctx_in {
Christopher Ferris106b3a82016-08-24 12:15:38 -0700132 __u32 op;
133 __u32 flags;
Christopher Ferris106b3a82016-08-24 12:15:38 -0700134 __u32 ctx_id;
Christopher Ferris934ec942018-01-31 15:29:16 -0800135 __s32 priority;
Christopher Ferris05d08e92016-02-04 13:16:38 -0800136};
137union drm_amdgpu_ctx_out {
Christopher Ferris106b3a82016-08-24 12:15:38 -0700138 struct {
139 __u32 ctx_id;
140 __u32 _pad;
Christopher Ferris05d08e92016-02-04 13:16:38 -0800141 } alloc;
Christopher Ferris106b3a82016-08-24 12:15:38 -0700142 struct {
143 __u64 flags;
144 __u32 hangs;
145 __u32 reset_status;
Christopher Ferris05d08e92016-02-04 13:16:38 -0800146 } state;
Christopher Ferris10a76e62022-06-08 13:31:52 -0700147 struct {
148 __u32 flags;
149 __u32 _pad;
150 } pstate;
Christopher Ferris05d08e92016-02-04 13:16:38 -0800151};
Christopher Ferris05d08e92016-02-04 13:16:38 -0800152union drm_amdgpu_ctx {
153 struct drm_amdgpu_ctx_in in;
154 union drm_amdgpu_ctx_out out;
155};
Christopher Ferris1308ad32017-11-14 17:32:13 -0800156#define AMDGPU_VM_OP_RESERVE_VMID 1
157#define AMDGPU_VM_OP_UNRESERVE_VMID 2
158struct drm_amdgpu_vm_in {
159 __u32 op;
160 __u32 flags;
161};
162struct drm_amdgpu_vm_out {
163 __u64 flags;
164};
165union drm_amdgpu_vm {
166 struct drm_amdgpu_vm_in in;
167 struct drm_amdgpu_vm_out out;
168};
Christopher Ferris934ec942018-01-31 15:29:16 -0800169#define AMDGPU_SCHED_OP_PROCESS_PRIORITY_OVERRIDE 1
Christopher Ferris24f97eb2019-05-20 12:58:13 -0700170#define AMDGPU_SCHED_OP_CONTEXT_PRIORITY_OVERRIDE 2
Christopher Ferris934ec942018-01-31 15:29:16 -0800171struct drm_amdgpu_sched_in {
172 __u32 op;
173 __u32 fd;
174 __s32 priority;
Christopher Ferris24f97eb2019-05-20 12:58:13 -0700175 __u32 ctx_id;
Christopher Ferris934ec942018-01-31 15:29:16 -0800176};
177union drm_amdgpu_sched {
178 struct drm_amdgpu_sched_in in;
179};
Christopher Ferris05d08e92016-02-04 13:16:38 -0800180#define AMDGPU_GEM_USERPTR_READONLY (1 << 0)
181#define AMDGPU_GEM_USERPTR_ANONONLY (1 << 1)
182#define AMDGPU_GEM_USERPTR_VALIDATE (1 << 2)
183#define AMDGPU_GEM_USERPTR_REGISTER (1 << 3)
Christopher Ferris05d08e92016-02-04 13:16:38 -0800184struct drm_amdgpu_gem_userptr {
Christopher Ferris106b3a82016-08-24 12:15:38 -0700185 __u64 addr;
Christopher Ferris106b3a82016-08-24 12:15:38 -0700186 __u64 size;
187 __u32 flags;
188 __u32 handle;
Christopher Ferris05d08e92016-02-04 13:16:38 -0800189};
190#define AMDGPU_TILING_ARRAY_MODE_SHIFT 0
191#define AMDGPU_TILING_ARRAY_MODE_MASK 0xf
Christopher Ferris05d08e92016-02-04 13:16:38 -0800192#define AMDGPU_TILING_PIPE_CONFIG_SHIFT 4
193#define AMDGPU_TILING_PIPE_CONFIG_MASK 0x1f
194#define AMDGPU_TILING_TILE_SPLIT_SHIFT 9
195#define AMDGPU_TILING_TILE_SPLIT_MASK 0x7
Christopher Ferris05d08e92016-02-04 13:16:38 -0800196#define AMDGPU_TILING_MICRO_TILE_MODE_SHIFT 12
197#define AMDGPU_TILING_MICRO_TILE_MODE_MASK 0x7
198#define AMDGPU_TILING_BANK_WIDTH_SHIFT 15
199#define AMDGPU_TILING_BANK_WIDTH_MASK 0x3
Christopher Ferris05d08e92016-02-04 13:16:38 -0800200#define AMDGPU_TILING_BANK_HEIGHT_SHIFT 17
201#define AMDGPU_TILING_BANK_HEIGHT_MASK 0x3
202#define AMDGPU_TILING_MACRO_TILE_ASPECT_SHIFT 19
203#define AMDGPU_TILING_MACRO_TILE_ASPECT_MASK 0x3
Christopher Ferris05d08e92016-02-04 13:16:38 -0800204#define AMDGPU_TILING_NUM_BANKS_SHIFT 21
205#define AMDGPU_TILING_NUM_BANKS_MASK 0x3
Christopher Ferris525ce912017-07-26 13:12:53 -0700206#define AMDGPU_TILING_SWIZZLE_MODE_SHIFT 0
207#define AMDGPU_TILING_SWIZZLE_MODE_MASK 0x1f
Christopher Ferrisd842e432019-03-07 10:21:59 -0800208#define AMDGPU_TILING_DCC_OFFSET_256B_SHIFT 5
209#define AMDGPU_TILING_DCC_OFFSET_256B_MASK 0xFFFFFF
210#define AMDGPU_TILING_DCC_PITCH_MAX_SHIFT 29
211#define AMDGPU_TILING_DCC_PITCH_MAX_MASK 0x3FFF
212#define AMDGPU_TILING_DCC_INDEPENDENT_64B_SHIFT 43
213#define AMDGPU_TILING_DCC_INDEPENDENT_64B_MASK 0x1
Christopher Ferrisaf09c702020-06-01 20:29:29 -0700214#define AMDGPU_TILING_DCC_INDEPENDENT_128B_SHIFT 44
215#define AMDGPU_TILING_DCC_INDEPENDENT_128B_MASK 0x1
216#define AMDGPU_TILING_SCANOUT_SHIFT 63
217#define AMDGPU_TILING_SCANOUT_MASK 0x1
Christopher Ferris525ce912017-07-26 13:12:53 -0700218#define AMDGPU_TILING_SET(field,value) (((__u64) (value) & AMDGPU_TILING_ ##field ##_MASK) << AMDGPU_TILING_ ##field ##_SHIFT)
219#define AMDGPU_TILING_GET(value,field) (((__u64) (value) >> AMDGPU_TILING_ ##field ##_SHIFT) & AMDGPU_TILING_ ##field ##_MASK)
Christopher Ferris05d08e92016-02-04 13:16:38 -0800220#define AMDGPU_GEM_METADATA_OP_SET_METADATA 1
221#define AMDGPU_GEM_METADATA_OP_GET_METADATA 2
222struct drm_amdgpu_gem_metadata {
Christopher Ferris106b3a82016-08-24 12:15:38 -0700223 __u32 handle;
224 __u32 op;
Christopher Ferris05d08e92016-02-04 13:16:38 -0800225 struct {
Christopher Ferris106b3a82016-08-24 12:15:38 -0700226 __u64 flags;
227 __u64 tiling_info;
228 __u32 data_size_bytes;
229 __u32 data[64];
Christopher Ferris05d08e92016-02-04 13:16:38 -0800230 } data;
231};
Christopher Ferris05d08e92016-02-04 13:16:38 -0800232struct drm_amdgpu_gem_mmap_in {
Christopher Ferris106b3a82016-08-24 12:15:38 -0700233 __u32 handle;
Christopher Ferris106b3a82016-08-24 12:15:38 -0700234 __u32 _pad;
235};
Christopher Ferris05d08e92016-02-04 13:16:38 -0800236struct drm_amdgpu_gem_mmap_out {
Christopher Ferris106b3a82016-08-24 12:15:38 -0700237 __u64 addr_ptr;
Christopher Ferris05d08e92016-02-04 13:16:38 -0800238};
239union drm_amdgpu_gem_mmap {
Christopher Ferris05d08e92016-02-04 13:16:38 -0800240 struct drm_amdgpu_gem_mmap_in in;
241 struct drm_amdgpu_gem_mmap_out out;
242};
243struct drm_amdgpu_gem_wait_idle_in {
Christopher Ferris106b3a82016-08-24 12:15:38 -0700244 __u32 handle;
245 __u32 flags;
Christopher Ferris106b3a82016-08-24 12:15:38 -0700246 __u64 timeout;
Christopher Ferris05d08e92016-02-04 13:16:38 -0800247};
Christopher Ferris05d08e92016-02-04 13:16:38 -0800248struct drm_amdgpu_gem_wait_idle_out {
Christopher Ferris106b3a82016-08-24 12:15:38 -0700249 __u32 status;
Christopher Ferris106b3a82016-08-24 12:15:38 -0700250 __u32 domain;
251};
Christopher Ferris05d08e92016-02-04 13:16:38 -0800252union drm_amdgpu_gem_wait_idle {
253 struct drm_amdgpu_gem_wait_idle_in in;
254 struct drm_amdgpu_gem_wait_idle_out out;
255};
Christopher Ferris05d08e92016-02-04 13:16:38 -0800256struct drm_amdgpu_wait_cs_in {
Christopher Ferris106b3a82016-08-24 12:15:38 -0700257 __u64 handle;
Christopher Ferris106b3a82016-08-24 12:15:38 -0700258 __u64 timeout;
259 __u32 ip_type;
260 __u32 ip_instance;
261 __u32 ring;
Christopher Ferris106b3a82016-08-24 12:15:38 -0700262 __u32 ctx_id;
Christopher Ferris05d08e92016-02-04 13:16:38 -0800263};
Christopher Ferris05d08e92016-02-04 13:16:38 -0800264struct drm_amdgpu_wait_cs_out {
Christopher Ferris106b3a82016-08-24 12:15:38 -0700265 __u64 status;
Christopher Ferris05d08e92016-02-04 13:16:38 -0800266};
267union drm_amdgpu_wait_cs {
Christopher Ferris05d08e92016-02-04 13:16:38 -0800268 struct drm_amdgpu_wait_cs_in in;
269 struct drm_amdgpu_wait_cs_out out;
270};
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800271struct drm_amdgpu_fence {
272 __u32 ctx_id;
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800273 __u32 ip_type;
274 __u32 ip_instance;
275 __u32 ring;
276 __u64 seq_no;
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800277};
278struct drm_amdgpu_wait_fences_in {
279 __u64 fences;
280 __u32 fence_count;
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800281 __u32 wait_all;
282 __u64 timeout_ns;
283};
284struct drm_amdgpu_wait_fences_out {
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800285 __u32 status;
286 __u32 first_signaled;
287};
288union drm_amdgpu_wait_fences {
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800289 struct drm_amdgpu_wait_fences_in in;
290 struct drm_amdgpu_wait_fences_out out;
291};
Christopher Ferris05d08e92016-02-04 13:16:38 -0800292#define AMDGPU_GEM_OP_GET_GEM_CREATE_INFO 0
Christopher Ferris05d08e92016-02-04 13:16:38 -0800293#define AMDGPU_GEM_OP_SET_PLACEMENT 1
294struct drm_amdgpu_gem_op {
Christopher Ferris106b3a82016-08-24 12:15:38 -0700295 __u32 handle;
296 __u32 op;
297 __u64 value;
Christopher Ferris05d08e92016-02-04 13:16:38 -0800298};
299#define AMDGPU_VA_OP_MAP 1
300#define AMDGPU_VA_OP_UNMAP 2
Christopher Ferris525ce912017-07-26 13:12:53 -0700301#define AMDGPU_VA_OP_CLEAR 3
302#define AMDGPU_VA_OP_REPLACE 4
Christopher Ferris05d08e92016-02-04 13:16:38 -0800303#define AMDGPU_VM_DELAY_UPDATE (1 << 0)
304#define AMDGPU_VM_PAGE_READABLE (1 << 1)
305#define AMDGPU_VM_PAGE_WRITEABLE (1 << 2)
306#define AMDGPU_VM_PAGE_EXECUTABLE (1 << 3)
Christopher Ferris525ce912017-07-26 13:12:53 -0700307#define AMDGPU_VM_PAGE_PRT (1 << 4)
308#define AMDGPU_VM_MTYPE_MASK (0xf << 5)
309#define AMDGPU_VM_MTYPE_DEFAULT (0 << 5)
310#define AMDGPU_VM_MTYPE_NC (1 << 5)
311#define AMDGPU_VM_MTYPE_WC (2 << 5)
312#define AMDGPU_VM_MTYPE_CC (3 << 5)
313#define AMDGPU_VM_MTYPE_UC (4 << 5)
Christopher Ferrisd32ca142020-02-04 16:16:51 -0800314#define AMDGPU_VM_MTYPE_RW (5 << 5)
Christopher Ferris80ae69d2022-08-02 16:32:21 -0700315#define AMDGPU_VM_PAGE_NOALLOC (1 << 9)
Christopher Ferris05d08e92016-02-04 13:16:38 -0800316struct drm_amdgpu_gem_va {
Christopher Ferris106b3a82016-08-24 12:15:38 -0700317 __u32 handle;
Christopher Ferris106b3a82016-08-24 12:15:38 -0700318 __u32 _pad;
319 __u32 operation;
320 __u32 flags;
321 __u64 va_address;
Christopher Ferris106b3a82016-08-24 12:15:38 -0700322 __u64 offset_in_bo;
323 __u64 map_size;
Christopher Ferris05d08e92016-02-04 13:16:38 -0800324};
325#define AMDGPU_HW_IP_GFX 0
326#define AMDGPU_HW_IP_COMPUTE 1
327#define AMDGPU_HW_IP_DMA 2
Christopher Ferris05d08e92016-02-04 13:16:38 -0800328#define AMDGPU_HW_IP_UVD 3
329#define AMDGPU_HW_IP_VCE 4
Christopher Ferris525ce912017-07-26 13:12:53 -0700330#define AMDGPU_HW_IP_UVD_ENC 5
Christopher Ferris1308ad32017-11-14 17:32:13 -0800331#define AMDGPU_HW_IP_VCN_DEC 6
332#define AMDGPU_HW_IP_VCN_ENC 7
Christopher Ferris9ce28842018-10-25 12:11:39 -0700333#define AMDGPU_HW_IP_VCN_JPEG 8
334#define AMDGPU_HW_IP_NUM 9
Christopher Ferris05d08e92016-02-04 13:16:38 -0800335#define AMDGPU_HW_IP_INSTANCE_MAX_COUNT 1
Christopher Ferris05d08e92016-02-04 13:16:38 -0800336#define AMDGPU_CHUNK_ID_IB 0x01
337#define AMDGPU_CHUNK_ID_FENCE 0x02
338#define AMDGPU_CHUNK_ID_DEPENDENCIES 0x03
Christopher Ferris1308ad32017-11-14 17:32:13 -0800339#define AMDGPU_CHUNK_ID_SYNCOBJ_IN 0x04
340#define AMDGPU_CHUNK_ID_SYNCOBJ_OUT 0x05
Christopher Ferris9ce28842018-10-25 12:11:39 -0700341#define AMDGPU_CHUNK_ID_BO_HANDLES 0x06
Christopher Ferris24f97eb2019-05-20 12:58:13 -0700342#define AMDGPU_CHUNK_ID_SCHEDULED_DEPENDENCIES 0x07
Christopher Ferrisaeddbcf2019-07-08 12:45:46 -0700343#define AMDGPU_CHUNK_ID_SYNCOBJ_TIMELINE_WAIT 0x08
344#define AMDGPU_CHUNK_ID_SYNCOBJ_TIMELINE_SIGNAL 0x09
Christopher Ferris8666d042023-09-06 14:55:31 -0700345#define AMDGPU_CHUNK_ID_CP_GFX_SHADOW 0x0a
Christopher Ferris05d08e92016-02-04 13:16:38 -0800346struct drm_amdgpu_cs_chunk {
Christopher Ferris106b3a82016-08-24 12:15:38 -0700347 __u32 chunk_id;
348 __u32 length_dw;
Christopher Ferris106b3a82016-08-24 12:15:38 -0700349 __u64 chunk_data;
Christopher Ferris05d08e92016-02-04 13:16:38 -0800350};
Christopher Ferris05d08e92016-02-04 13:16:38 -0800351struct drm_amdgpu_cs_in {
Christopher Ferris106b3a82016-08-24 12:15:38 -0700352 __u32 ctx_id;
Christopher Ferris106b3a82016-08-24 12:15:38 -0700353 __u32 bo_list_handle;
354 __u32 num_chunks;
Christopher Ferris8177cdf2020-08-03 11:53:55 -0700355 __u32 flags;
Christopher Ferris106b3a82016-08-24 12:15:38 -0700356 __u64 chunks;
Christopher Ferris05d08e92016-02-04 13:16:38 -0800357};
358struct drm_amdgpu_cs_out {
Christopher Ferris106b3a82016-08-24 12:15:38 -0700359 __u64 handle;
Christopher Ferris05d08e92016-02-04 13:16:38 -0800360};
361union drm_amdgpu_cs {
362 struct drm_amdgpu_cs_in in;
Christopher Ferris05d08e92016-02-04 13:16:38 -0800363 struct drm_amdgpu_cs_out out;
364};
365#define AMDGPU_IB_FLAG_CE (1 << 0)
366#define AMDGPU_IB_FLAG_PREAMBLE (1 << 1)
Christopher Ferris525ce912017-07-26 13:12:53 -0700367#define AMDGPU_IB_FLAG_PREEMPT (1 << 2)
Christopher Ferris9ce28842018-10-25 12:11:39 -0700368#define AMDGPU_IB_FLAG_TC_WB_NOT_INVALIDATE (1 << 3)
Christopher Ferris24f97eb2019-05-20 12:58:13 -0700369#define AMDGPU_IB_FLAG_RESET_GDS_MAX_WAVE_ID (1 << 4)
Christopher Ferris8177cdf2020-08-03 11:53:55 -0700370#define AMDGPU_IB_FLAGS_SECURE (1 << 5)
371#define AMDGPU_IB_FLAG_EMIT_MEM_SYNC (1 << 6)
Christopher Ferris05d08e92016-02-04 13:16:38 -0800372struct drm_amdgpu_cs_chunk_ib {
Christopher Ferris106b3a82016-08-24 12:15:38 -0700373 __u32 _pad;
Christopher Ferris106b3a82016-08-24 12:15:38 -0700374 __u32 flags;
375 __u64 va_start;
376 __u32 ib_bytes;
377 __u32 ip_type;
Christopher Ferris106b3a82016-08-24 12:15:38 -0700378 __u32 ip_instance;
379 __u32 ring;
Christopher Ferris05d08e92016-02-04 13:16:38 -0800380};
381struct drm_amdgpu_cs_chunk_dep {
Christopher Ferris106b3a82016-08-24 12:15:38 -0700382 __u32 ip_type;
383 __u32 ip_instance;
384 __u32 ring;
385 __u32 ctx_id;
Christopher Ferris106b3a82016-08-24 12:15:38 -0700386 __u64 handle;
Christopher Ferris05d08e92016-02-04 13:16:38 -0800387};
Christopher Ferris05d08e92016-02-04 13:16:38 -0800388struct drm_amdgpu_cs_chunk_fence {
Christopher Ferris106b3a82016-08-24 12:15:38 -0700389 __u32 handle;
Christopher Ferris106b3a82016-08-24 12:15:38 -0700390 __u32 offset;
391};
Christopher Ferris1308ad32017-11-14 17:32:13 -0800392struct drm_amdgpu_cs_chunk_sem {
393 __u32 handle;
394};
Christopher Ferrisaeddbcf2019-07-08 12:45:46 -0700395struct drm_amdgpu_cs_chunk_syncobj {
396 __u32 handle;
397 __u32 flags;
398 __u64 point;
399};
Christopher Ferris934ec942018-01-31 15:29:16 -0800400#define AMDGPU_FENCE_TO_HANDLE_GET_SYNCOBJ 0
401#define AMDGPU_FENCE_TO_HANDLE_GET_SYNCOBJ_FD 1
402#define AMDGPU_FENCE_TO_HANDLE_GET_SYNC_FILE_FD 2
403union drm_amdgpu_fence_to_handle {
404 struct {
405 struct drm_amdgpu_fence fence;
406 __u32 what;
407 __u32 pad;
408 } in;
409 struct {
410 __u32 handle;
411 } out;
412};
Christopher Ferris05d08e92016-02-04 13:16:38 -0800413struct drm_amdgpu_cs_chunk_data {
414 union {
415 struct drm_amdgpu_cs_chunk_ib ib_data;
416 struct drm_amdgpu_cs_chunk_fence fence_data;
Christopher Ferris05d08e92016-02-04 13:16:38 -0800417 };
418};
Christopher Ferris8666d042023-09-06 14:55:31 -0700419#define AMDGPU_CS_CHUNK_CP_GFX_SHADOW_FLAGS_INIT_SHADOW 0x1
420struct drm_amdgpu_cs_chunk_cp_gfx_shadow {
421 __u64 shadow_va;
422 __u64 csa_va;
423 __u64 gds_va;
424 __u64 flags;
425};
Christopher Ferris05d08e92016-02-04 13:16:38 -0800426#define AMDGPU_IDS_FLAGS_FUSION 0x1
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800427#define AMDGPU_IDS_FLAGS_PREEMPTION 0x2
Christopher Ferris32ff3f82020-12-14 13:10:04 -0800428#define AMDGPU_IDS_FLAGS_TMZ 0x4
Christopher Ferrisb7cef6d2023-05-09 19:04:15 +0000429#define AMDGPU_IDS_FLAGS_CONFORMANT_TRUNC_COORD 0x8
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800430#define AMDGPU_INFO_ACCEL_WORKING 0x00
Christopher Ferris05d08e92016-02-04 13:16:38 -0800431#define AMDGPU_INFO_CRTC_FROM_ID 0x01
432#define AMDGPU_INFO_HW_IP_INFO 0x02
433#define AMDGPU_INFO_HW_IP_COUNT 0x03
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800434#define AMDGPU_INFO_TIMESTAMP 0x05
Christopher Ferris05d08e92016-02-04 13:16:38 -0800435#define AMDGPU_INFO_FW_VERSION 0x0e
436#define AMDGPU_INFO_FW_VCE 0x1
437#define AMDGPU_INFO_FW_UVD 0x2
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800438#define AMDGPU_INFO_FW_GMC 0x03
Christopher Ferris05d08e92016-02-04 13:16:38 -0800439#define AMDGPU_INFO_FW_GFX_ME 0x04
440#define AMDGPU_INFO_FW_GFX_PFP 0x05
441#define AMDGPU_INFO_FW_GFX_CE 0x06
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800442#define AMDGPU_INFO_FW_GFX_RLC 0x07
Christopher Ferris05d08e92016-02-04 13:16:38 -0800443#define AMDGPU_INFO_FW_GFX_MEC 0x08
444#define AMDGPU_INFO_FW_SMC 0x0a
445#define AMDGPU_INFO_FW_SDMA 0x0b
Christopher Ferris525ce912017-07-26 13:12:53 -0700446#define AMDGPU_INFO_FW_SOS 0x0c
447#define AMDGPU_INFO_FW_ASD 0x0d
Christopher Ferris76a1d452018-06-27 14:12:29 -0700448#define AMDGPU_INFO_FW_VCN 0x0e
Christopher Ferris9ce28842018-10-25 12:11:39 -0700449#define AMDGPU_INFO_FW_GFX_RLC_RESTORE_LIST_CNTL 0x0f
450#define AMDGPU_INFO_FW_GFX_RLC_RESTORE_LIST_GPM_MEM 0x10
451#define AMDGPU_INFO_FW_GFX_RLC_RESTORE_LIST_SRM_MEM 0x11
Christopher Ferris86a48372019-01-10 14:14:59 -0800452#define AMDGPU_INFO_FW_DMCU 0x12
Christopher Ferrisaeddbcf2019-07-08 12:45:46 -0700453#define AMDGPU_INFO_FW_TA 0x13
Christopher Ferrisbb9fcb42020-04-06 11:38:04 -0700454#define AMDGPU_INFO_FW_DMCUB 0x14
Christopher Ferris05667cd2021-02-16 16:01:34 -0800455#define AMDGPU_INFO_FW_TOC 0x15
Christopher Ferris10a76e62022-06-08 13:31:52 -0700456#define AMDGPU_INFO_FW_CAP 0x16
Christopher Ferris6cd53a52022-12-12 23:39:16 +0000457#define AMDGPU_INFO_FW_GFX_RLCP 0x17
458#define AMDGPU_INFO_FW_GFX_RLCV 0x18
459#define AMDGPU_INFO_FW_MES_KIQ 0x19
460#define AMDGPU_INFO_FW_MES 0x1a
461#define AMDGPU_INFO_FW_IMU 0x1b
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800462#define AMDGPU_INFO_NUM_BYTES_MOVED 0x0f
Christopher Ferris05d08e92016-02-04 13:16:38 -0800463#define AMDGPU_INFO_VRAM_USAGE 0x10
464#define AMDGPU_INFO_GTT_USAGE 0x11
465#define AMDGPU_INFO_GDS_CONFIG 0x13
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800466#define AMDGPU_INFO_VRAM_GTT 0x14
Christopher Ferris05d08e92016-02-04 13:16:38 -0800467#define AMDGPU_INFO_READ_MMR_REG 0x15
468#define AMDGPU_INFO_DEV_INFO 0x16
469#define AMDGPU_INFO_VIS_VRAM_USAGE 0x17
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800470#define AMDGPU_INFO_NUM_EVICTIONS 0x18
471#define AMDGPU_INFO_MEMORY 0x19
472#define AMDGPU_INFO_VCE_CLOCK_TABLE 0x1A
473#define AMDGPU_INFO_VBIOS 0x1B
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800474#define AMDGPU_INFO_VBIOS_SIZE 0x1
475#define AMDGPU_INFO_VBIOS_IMAGE 0x2
Christopher Ferris3a39c0b2021-09-02 00:03:38 +0000476#define AMDGPU_INFO_VBIOS_INFO 0x3
Christopher Ferris525ce912017-07-26 13:12:53 -0700477#define AMDGPU_INFO_NUM_HANDLES 0x1C
478#define AMDGPU_INFO_SENSOR 0x1D
479#define AMDGPU_INFO_SENSOR_GFX_SCLK 0x1
480#define AMDGPU_INFO_SENSOR_GFX_MCLK 0x2
481#define AMDGPU_INFO_SENSOR_GPU_TEMP 0x3
482#define AMDGPU_INFO_SENSOR_GPU_LOAD 0x4
483#define AMDGPU_INFO_SENSOR_GPU_AVG_POWER 0x5
484#define AMDGPU_INFO_SENSOR_VDDNB 0x6
485#define AMDGPU_INFO_SENSOR_VDDGFX 0x7
Christopher Ferris76a1d452018-06-27 14:12:29 -0700486#define AMDGPU_INFO_SENSOR_STABLE_PSTATE_GFX_SCLK 0x8
487#define AMDGPU_INFO_SENSOR_STABLE_PSTATE_GFX_MCLK 0x9
Christopher Ferrisb7cef6d2023-05-09 19:04:15 +0000488#define AMDGPU_INFO_SENSOR_PEAK_PSTATE_GFX_SCLK 0xa
489#define AMDGPU_INFO_SENSOR_PEAK_PSTATE_GFX_MCLK 0xb
Christopher Ferris1308ad32017-11-14 17:32:13 -0800490#define AMDGPU_INFO_NUM_VRAM_CPU_PAGE_FAULTS 0x1E
Christopher Ferris934ec942018-01-31 15:29:16 -0800491#define AMDGPU_INFO_VRAM_LOST_COUNTER 0x1F
Christopher Ferrisaeddbcf2019-07-08 12:45:46 -0700492#define AMDGPU_INFO_RAS_ENABLED_FEATURES 0x20
493#define AMDGPU_INFO_RAS_ENABLED_UMC (1 << 0)
494#define AMDGPU_INFO_RAS_ENABLED_SDMA (1 << 1)
495#define AMDGPU_INFO_RAS_ENABLED_GFX (1 << 2)
496#define AMDGPU_INFO_RAS_ENABLED_MMHUB (1 << 3)
497#define AMDGPU_INFO_RAS_ENABLED_ATHUB (1 << 4)
498#define AMDGPU_INFO_RAS_ENABLED_PCIE (1 << 5)
499#define AMDGPU_INFO_RAS_ENABLED_HDP (1 << 6)
500#define AMDGPU_INFO_RAS_ENABLED_XGMI (1 << 7)
501#define AMDGPU_INFO_RAS_ENABLED_DF (1 << 8)
502#define AMDGPU_INFO_RAS_ENABLED_SMN (1 << 9)
503#define AMDGPU_INFO_RAS_ENABLED_SEM (1 << 10)
504#define AMDGPU_INFO_RAS_ENABLED_MP0 (1 << 11)
505#define AMDGPU_INFO_RAS_ENABLED_MP1 (1 << 12)
506#define AMDGPU_INFO_RAS_ENABLED_FUSE (1 << 13)
Christopher Ferrisa4792612022-01-10 13:51:15 -0800507#define AMDGPU_INFO_VIDEO_CAPS 0x21
508#define AMDGPU_INFO_VIDEO_CAPS_DECODE 0
509#define AMDGPU_INFO_VIDEO_CAPS_ENCODE 1
Christopher Ferris8666d042023-09-06 14:55:31 -0700510#define AMDGPU_INFO_MAX_IBS 0x22
Christopher Ferris05d08e92016-02-04 13:16:38 -0800511#define AMDGPU_INFO_MMR_SE_INDEX_SHIFT 0
Christopher Ferris05d08e92016-02-04 13:16:38 -0800512#define AMDGPU_INFO_MMR_SE_INDEX_MASK 0xff
513#define AMDGPU_INFO_MMR_SH_INDEX_SHIFT 8
514#define AMDGPU_INFO_MMR_SH_INDEX_MASK 0xff
Christopher Ferris49f525c2016-12-12 14:55:36 -0800515struct drm_amdgpu_query_fw {
516 __u32 fw_type;
517 __u32 ip_instance;
Christopher Ferris49f525c2016-12-12 14:55:36 -0800518 __u32 index;
519 __u32 _pad;
520};
Christopher Ferris05d08e92016-02-04 13:16:38 -0800521struct drm_amdgpu_info {
Christopher Ferris106b3a82016-08-24 12:15:38 -0700522 __u64 return_pointer;
523 __u32 return_size;
Christopher Ferris106b3a82016-08-24 12:15:38 -0700524 __u32 query;
Christopher Ferris05d08e92016-02-04 13:16:38 -0800525 union {
Christopher Ferris05d08e92016-02-04 13:16:38 -0800526 struct {
Christopher Ferris106b3a82016-08-24 12:15:38 -0700527 __u32 id;
Christopher Ferris106b3a82016-08-24 12:15:38 -0700528 __u32 _pad;
Christopher Ferris05d08e92016-02-04 13:16:38 -0800529 } mode_crtc;
Christopher Ferris05d08e92016-02-04 13:16:38 -0800530 struct {
Christopher Ferris106b3a82016-08-24 12:15:38 -0700531 __u32 type;
Christopher Ferris106b3a82016-08-24 12:15:38 -0700532 __u32 ip_instance;
Christopher Ferris05d08e92016-02-04 13:16:38 -0800533 } query_hw_ip;
Christopher Ferris05d08e92016-02-04 13:16:38 -0800534 struct {
Christopher Ferris106b3a82016-08-24 12:15:38 -0700535 __u32 dword_offset;
Christopher Ferris106b3a82016-08-24 12:15:38 -0700536 __u32 count;
537 __u32 instance;
538 __u32 flags;
Christopher Ferris05d08e92016-02-04 13:16:38 -0800539 } read_mmr_reg;
Christopher Ferris49f525c2016-12-12 14:55:36 -0800540 struct drm_amdgpu_query_fw query_fw;
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800541 struct {
542 __u32 type;
543 __u32 offset;
544 } vbios_info;
Christopher Ferris525ce912017-07-26 13:12:53 -0700545 struct {
546 __u32 type;
547 } sensor_info;
Christopher Ferrisfcc3b4f2021-07-01 01:30:21 +0000548 struct {
549 __u32 type;
550 } video_cap;
Christopher Ferris05d08e92016-02-04 13:16:38 -0800551 };
Christopher Ferris49f525c2016-12-12 14:55:36 -0800552};
Christopher Ferris05d08e92016-02-04 13:16:38 -0800553struct drm_amdgpu_info_gds {
Christopher Ferris106b3a82016-08-24 12:15:38 -0700554 __u32 gds_gfx_partition_size;
555 __u32 compute_partition_size;
Christopher Ferris49f525c2016-12-12 14:55:36 -0800556 __u32 gds_total_size;
Christopher Ferris106b3a82016-08-24 12:15:38 -0700557 __u32 gws_per_gfx_partition;
558 __u32 gws_per_compute_partition;
559 __u32 oa_per_gfx_partition;
Christopher Ferris49f525c2016-12-12 14:55:36 -0800560 __u32 oa_per_compute_partition;
Christopher Ferris106b3a82016-08-24 12:15:38 -0700561 __u32 _pad;
Christopher Ferris05d08e92016-02-04 13:16:38 -0800562};
Christopher Ferris05d08e92016-02-04 13:16:38 -0800563struct drm_amdgpu_info_vram_gtt {
Christopher Ferris49f525c2016-12-12 14:55:36 -0800564 __u64 vram_size;
Christopher Ferris106b3a82016-08-24 12:15:38 -0700565 __u64 vram_cpu_accessible_size;
566 __u64 gtt_size;
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800567};
568struct drm_amdgpu_heap_info {
569 __u64 total_heap_size;
570 __u64 usable_heap_size;
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800571 __u64 heap_usage;
572 __u64 max_allocation;
573};
574struct drm_amdgpu_memory_info {
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800575 struct drm_amdgpu_heap_info vram;
576 struct drm_amdgpu_heap_info cpu_accessible_vram;
577 struct drm_amdgpu_heap_info gtt;
578};
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800579struct drm_amdgpu_info_firmware {
Christopher Ferris106b3a82016-08-24 12:15:38 -0700580 __u32 ver;
581 __u32 feature;
Christopher Ferris05d08e92016-02-04 13:16:38 -0800582};
Christopher Ferris3a39c0b2021-09-02 00:03:38 +0000583struct drm_amdgpu_info_vbios {
584 __u8 name[64];
585 __u8 vbios_pn[64];
586 __u32 version;
587 __u32 pad;
588 __u8 vbios_ver_str[32];
589 __u8 date[32];
590};
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800591#define AMDGPU_VRAM_TYPE_UNKNOWN 0
Christopher Ferris05d08e92016-02-04 13:16:38 -0800592#define AMDGPU_VRAM_TYPE_GDDR1 1
593#define AMDGPU_VRAM_TYPE_DDR2 2
Christopher Ferris05d08e92016-02-04 13:16:38 -0800594#define AMDGPU_VRAM_TYPE_GDDR3 3
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800595#define AMDGPU_VRAM_TYPE_GDDR4 4
Christopher Ferris05d08e92016-02-04 13:16:38 -0800596#define AMDGPU_VRAM_TYPE_GDDR5 5
597#define AMDGPU_VRAM_TYPE_HBM 6
Christopher Ferris05d08e92016-02-04 13:16:38 -0800598#define AMDGPU_VRAM_TYPE_DDR3 7
Christopher Ferris76a1d452018-06-27 14:12:29 -0700599#define AMDGPU_VRAM_TYPE_DDR4 8
Christopher Ferrisb8a95e22019-10-02 18:29:20 -0700600#define AMDGPU_VRAM_TYPE_GDDR6 9
Christopher Ferris05667cd2021-02-16 16:01:34 -0800601#define AMDGPU_VRAM_TYPE_DDR5 10
Christopher Ferris80ae69d2022-08-02 16:32:21 -0700602#define AMDGPU_VRAM_TYPE_LPDDR4 11
603#define AMDGPU_VRAM_TYPE_LPDDR5 12
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800604struct drm_amdgpu_info_device {
Christopher Ferris106b3a82016-08-24 12:15:38 -0700605 __u32 device_id;
606 __u32 chip_rev;
607 __u32 external_rev;
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800608 __u32 pci_rev;
Christopher Ferris106b3a82016-08-24 12:15:38 -0700609 __u32 family;
610 __u32 num_shader_engines;
611 __u32 num_shader_arrays_per_engine;
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800612 __u32 gpu_counter_freq;
Christopher Ferris106b3a82016-08-24 12:15:38 -0700613 __u64 max_engine_clock;
614 __u64 max_memory_clock;
615 __u32 cu_active_number;
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800616 __u32 cu_ao_mask;
Christopher Ferris106b3a82016-08-24 12:15:38 -0700617 __u32 cu_bitmap[4][4];
618 __u32 enabled_rb_pipes_mask;
619 __u32 num_rb_pipes;
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800620 __u32 num_hw_gfx_contexts;
Christopher Ferrisb7cef6d2023-05-09 19:04:15 +0000621 __u32 pcie_gen;
Christopher Ferris106b3a82016-08-24 12:15:38 -0700622 __u64 ids_flags;
623 __u64 virtual_address_offset;
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800624 __u64 virtual_address_max;
Christopher Ferris106b3a82016-08-24 12:15:38 -0700625 __u32 virtual_address_alignment;
626 __u32 pte_fragment_size;
627 __u32 gart_page_size;
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800628 __u32 ce_ram_size;
Christopher Ferris106b3a82016-08-24 12:15:38 -0700629 __u32 vram_type;
630 __u32 vram_bit_width;
631 __u32 vce_harvest_config;
Christopher Ferris525ce912017-07-26 13:12:53 -0700632 __u32 gc_double_offchip_lds_buf;
633 __u64 prim_buf_gpu_addr;
634 __u64 pos_buf_gpu_addr;
635 __u64 cntl_sb_buf_gpu_addr;
636 __u64 param_buf_gpu_addr;
637 __u32 prim_buf_size;
638 __u32 pos_buf_size;
639 __u32 cntl_sb_buf_size;
640 __u32 param_buf_size;
641 __u32 wave_front_size;
642 __u32 num_shader_visible_vgprs;
643 __u32 num_cu_per_sh;
644 __u32 num_tcc_blocks;
645 __u32 gs_vgt_table_depth;
646 __u32 gs_prim_buffer_depth;
647 __u32 max_gs_waves_per_vgt;
Christopher Ferrisb7cef6d2023-05-09 19:04:15 +0000648 __u32 pcie_num_lanes;
Christopher Ferris1308ad32017-11-14 17:32:13 -0800649 __u32 cu_ao_bitmap[4][4];
Christopher Ferris76a1d452018-06-27 14:12:29 -0700650 __u64 high_va_offset;
651 __u64 high_va_max;
Christopher Ferrisb8a95e22019-10-02 18:29:20 -0700652 __u32 pa_sc_tile_steering_override;
Christopher Ferris9584fa42019-12-09 15:36:13 -0800653 __u64 tcc_disabled_mask;
Christopher Ferrisb7cef6d2023-05-09 19:04:15 +0000654 __u64 min_engine_clock;
655 __u64 min_memory_clock;
656 __u32 tcp_cache_size;
657 __u32 num_sqc_per_wgp;
658 __u32 sqc_data_cache_size;
659 __u32 sqc_inst_cache_size;
660 __u32 gl1c_cache_size;
661 __u32 gl2c_cache_size;
662 __u64 mall_size;
663 __u32 enabled_rb_pipes_mask_hi;
Christopher Ferris8666d042023-09-06 14:55:31 -0700664 __u32 shadow_size;
665 __u32 shadow_alignment;
666 __u32 csa_size;
667 __u32 csa_alignment;
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800668};
Christopher Ferris05d08e92016-02-04 13:16:38 -0800669struct drm_amdgpu_info_hw_ip {
Christopher Ferris106b3a82016-08-24 12:15:38 -0700670 __u32 hw_ip_version_major;
671 __u32 hw_ip_version_minor;
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800672 __u64 capabilities_flags;
Christopher Ferris106b3a82016-08-24 12:15:38 -0700673 __u32 ib_start_alignment;
674 __u32 ib_size_alignment;
675 __u32 available_rings;
Christopher Ferris7447a1c2022-10-04 18:24:44 -0700676 __u32 ip_discovery_version;
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800677};
Christopher Ferris525ce912017-07-26 13:12:53 -0700678struct drm_amdgpu_info_num_handles {
679 __u32 uvd_max_handles;
680 __u32 uvd_used_handles;
681};
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800682#define AMDGPU_VCE_CLOCK_TABLE_ENTRIES 6
683struct drm_amdgpu_info_vce_clock_table_entry {
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800684 __u32 sclk;
685 __u32 mclk;
686 __u32 eclk;
687 __u32 pad;
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800688};
689struct drm_amdgpu_info_vce_clock_table {
690 struct drm_amdgpu_info_vce_clock_table_entry entries[AMDGPU_VCE_CLOCK_TABLE_ENTRIES];
691 __u32 num_valid_entries;
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800692 __u32 pad;
Christopher Ferris05d08e92016-02-04 13:16:38 -0800693};
Christopher Ferrisfcc3b4f2021-07-01 01:30:21 +0000694#define AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_MPEG2 0
695#define AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_MPEG4 1
696#define AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_VC1 2
697#define AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_MPEG4_AVC 3
698#define AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_HEVC 4
699#define AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_JPEG 5
700#define AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_VP9 6
701#define AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_AV1 7
702#define AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_COUNT 8
703struct drm_amdgpu_info_video_codec_info {
704 __u32 valid;
705 __u32 max_width;
706 __u32 max_height;
707 __u32 max_pixels_per_frame;
708 __u32 max_level;
709 __u32 pad;
710};
711struct drm_amdgpu_info_video_caps {
712 struct drm_amdgpu_info_video_codec_info codec_info[AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_COUNT];
713};
Christopher Ferris05d08e92016-02-04 13:16:38 -0800714#define AMDGPU_FAMILY_UNKNOWN 0
Christopher Ferris6a9755d2017-01-13 14:09:31 -0800715#define AMDGPU_FAMILY_SI 110
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800716#define AMDGPU_FAMILY_CI 120
Christopher Ferris49f525c2016-12-12 14:55:36 -0800717#define AMDGPU_FAMILY_KV 125
Christopher Ferris05d08e92016-02-04 13:16:38 -0800718#define AMDGPU_FAMILY_VI 130
719#define AMDGPU_FAMILY_CZ 135
Christopher Ferris525ce912017-07-26 13:12:53 -0700720#define AMDGPU_FAMILY_AI 141
Christopher Ferris1308ad32017-11-14 17:32:13 -0800721#define AMDGPU_FAMILY_RV 142
Christopher Ferrisb8a95e22019-10-02 18:29:20 -0700722#define AMDGPU_FAMILY_NV 143
Christopher Ferris05667cd2021-02-16 16:01:34 -0800723#define AMDGPU_FAMILY_VGH 144
Christopher Ferris80ae69d2022-08-02 16:32:21 -0700724#define AMDGPU_FAMILY_GC_11_0_0 145
Christopher Ferris3a39c0b2021-09-02 00:03:38 +0000725#define AMDGPU_FAMILY_YC 146
Christopher Ferris80ae69d2022-08-02 16:32:21 -0700726#define AMDGPU_FAMILY_GC_11_0_1 148
Christopher Ferris10a76e62022-06-08 13:31:52 -0700727#define AMDGPU_FAMILY_GC_10_3_6 149
728#define AMDGPU_FAMILY_GC_10_3_7 151
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800729#ifdef __cplusplus
Christopher Ferris48fe0ae2019-01-10 15:59:33 -0800730}
Christopher Ferris05d08e92016-02-04 13:16:38 -0800731#endif
Christopher Ferris49f525c2016-12-12 14:55:36 -0800732#endif