blob: a88e3d9db99ee92e3c9ff8a1311c7e5515204e10 [file] [log] [blame]
Christopher Ferris05d08e92016-02-04 13:16:38 -08001/****************************************************************************
2 ****************************************************************************
3 ***
4 *** This header was automatically generated from a Linux kernel header
5 *** of the same name, to make information necessary for userspace to
6 *** call into the kernel available to libc. It contains only constants,
7 *** structures, and macros generated from the original header, and thus,
8 *** contains no copyrightable information.
9 ***
10 *** To edit the content of this header, modify the corresponding
11 *** source file (e.g. under external/kernel-headers/original/) then
12 *** run bionic/libc/kernel/tools/update_all.py
13 ***
14 *** Any manual change here will be lost the next time this script will
15 *** be run. You've been warned!
16 ***
17 ****************************************************************************
18 ****************************************************************************/
19#ifndef __AMDGPU_DRM_H__
20#define __AMDGPU_DRM_H__
21#include "drm.h"
Christopher Ferris106b3a82016-08-24 12:15:38 -070022#ifdef __cplusplus
Christopher Ferris48fe0ae2019-01-10 15:59:33 -080023extern "C" {
Christopher Ferris106b3a82016-08-24 12:15:38 -070024#endif
25#define DRM_AMDGPU_GEM_CREATE 0x00
Christopher Ferris05d08e92016-02-04 13:16:38 -080026#define DRM_AMDGPU_GEM_MMAP 0x01
27#define DRM_AMDGPU_CTX 0x02
28#define DRM_AMDGPU_BO_LIST 0x03
29#define DRM_AMDGPU_CS 0x04
Christopher Ferris05d08e92016-02-04 13:16:38 -080030#define DRM_AMDGPU_INFO 0x05
31#define DRM_AMDGPU_GEM_METADATA 0x06
32#define DRM_AMDGPU_GEM_WAIT_IDLE 0x07
33#define DRM_AMDGPU_GEM_VA 0x08
Christopher Ferris05d08e92016-02-04 13:16:38 -080034#define DRM_AMDGPU_WAIT_CS 0x09
35#define DRM_AMDGPU_GEM_OP 0x10
36#define DRM_AMDGPU_GEM_USERPTR 0x11
Christopher Ferris48af7cb2017-02-21 12:35:09 -080037#define DRM_AMDGPU_WAIT_FENCES 0x12
Christopher Ferris1308ad32017-11-14 17:32:13 -080038#define DRM_AMDGPU_VM 0x13
Christopher Ferris934ec942018-01-31 15:29:16 -080039#define DRM_AMDGPU_FENCE_TO_HANDLE 0x14
40#define DRM_AMDGPU_SCHED 0x15
Christopher Ferris05d08e92016-02-04 13:16:38 -080041#define DRM_IOCTL_AMDGPU_GEM_CREATE DRM_IOWR(DRM_COMMAND_BASE + DRM_AMDGPU_GEM_CREATE, union drm_amdgpu_gem_create)
Christopher Ferris05d08e92016-02-04 13:16:38 -080042#define DRM_IOCTL_AMDGPU_GEM_MMAP DRM_IOWR(DRM_COMMAND_BASE + DRM_AMDGPU_GEM_MMAP, union drm_amdgpu_gem_mmap)
Christopher Ferris48af7cb2017-02-21 12:35:09 -080043#define DRM_IOCTL_AMDGPU_CTX DRM_IOWR(DRM_COMMAND_BASE + DRM_AMDGPU_CTX, union drm_amdgpu_ctx)
Christopher Ferris05d08e92016-02-04 13:16:38 -080044#define DRM_IOCTL_AMDGPU_BO_LIST DRM_IOWR(DRM_COMMAND_BASE + DRM_AMDGPU_BO_LIST, union drm_amdgpu_bo_list)
45#define DRM_IOCTL_AMDGPU_CS DRM_IOWR(DRM_COMMAND_BASE + DRM_AMDGPU_CS, union drm_amdgpu_cs)
Christopher Ferris05d08e92016-02-04 13:16:38 -080046#define DRM_IOCTL_AMDGPU_INFO DRM_IOW(DRM_COMMAND_BASE + DRM_AMDGPU_INFO, struct drm_amdgpu_info)
Christopher Ferris48af7cb2017-02-21 12:35:09 -080047#define DRM_IOCTL_AMDGPU_GEM_METADATA DRM_IOWR(DRM_COMMAND_BASE + DRM_AMDGPU_GEM_METADATA, struct drm_amdgpu_gem_metadata)
Christopher Ferris05d08e92016-02-04 13:16:38 -080048#define DRM_IOCTL_AMDGPU_GEM_WAIT_IDLE DRM_IOWR(DRM_COMMAND_BASE + DRM_AMDGPU_GEM_WAIT_IDLE, union drm_amdgpu_gem_wait_idle)
49#define DRM_IOCTL_AMDGPU_GEM_VA DRM_IOW(DRM_COMMAND_BASE + DRM_AMDGPU_GEM_VA, struct drm_amdgpu_gem_va)
Christopher Ferris05d08e92016-02-04 13:16:38 -080050#define DRM_IOCTL_AMDGPU_WAIT_CS DRM_IOWR(DRM_COMMAND_BASE + DRM_AMDGPU_WAIT_CS, union drm_amdgpu_wait_cs)
Christopher Ferris48af7cb2017-02-21 12:35:09 -080051#define DRM_IOCTL_AMDGPU_GEM_OP DRM_IOWR(DRM_COMMAND_BASE + DRM_AMDGPU_GEM_OP, struct drm_amdgpu_gem_op)
Christopher Ferris05d08e92016-02-04 13:16:38 -080052#define DRM_IOCTL_AMDGPU_GEM_USERPTR DRM_IOWR(DRM_COMMAND_BASE + DRM_AMDGPU_GEM_USERPTR, struct drm_amdgpu_gem_userptr)
Christopher Ferris48af7cb2017-02-21 12:35:09 -080053#define DRM_IOCTL_AMDGPU_WAIT_FENCES DRM_IOWR(DRM_COMMAND_BASE + DRM_AMDGPU_WAIT_FENCES, union drm_amdgpu_wait_fences)
Christopher Ferris1308ad32017-11-14 17:32:13 -080054#define DRM_IOCTL_AMDGPU_VM DRM_IOWR(DRM_COMMAND_BASE + DRM_AMDGPU_VM, union drm_amdgpu_vm)
Christopher Ferris934ec942018-01-31 15:29:16 -080055#define DRM_IOCTL_AMDGPU_FENCE_TO_HANDLE DRM_IOWR(DRM_COMMAND_BASE + DRM_AMDGPU_FENCE_TO_HANDLE, union drm_amdgpu_fence_to_handle)
56#define DRM_IOCTL_AMDGPU_SCHED DRM_IOW(DRM_COMMAND_BASE + DRM_AMDGPU_SCHED, union drm_amdgpu_sched)
Christopher Ferris05d08e92016-02-04 13:16:38 -080057#define AMDGPU_GEM_DOMAIN_CPU 0x1
Christopher Ferris05d08e92016-02-04 13:16:38 -080058#define AMDGPU_GEM_DOMAIN_GTT 0x2
59#define AMDGPU_GEM_DOMAIN_VRAM 0x4
60#define AMDGPU_GEM_DOMAIN_GDS 0x8
61#define AMDGPU_GEM_DOMAIN_GWS 0x10
Christopher Ferris05d08e92016-02-04 13:16:38 -080062#define AMDGPU_GEM_DOMAIN_OA 0x20
Christopher Ferris9ce28842018-10-25 12:11:39 -070063#define AMDGPU_GEM_DOMAIN_MASK (AMDGPU_GEM_DOMAIN_CPU | AMDGPU_GEM_DOMAIN_GTT | AMDGPU_GEM_DOMAIN_VRAM | AMDGPU_GEM_DOMAIN_GDS | AMDGPU_GEM_DOMAIN_GWS | AMDGPU_GEM_DOMAIN_OA)
Christopher Ferris05d08e92016-02-04 13:16:38 -080064#define AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED (1 << 0)
65#define AMDGPU_GEM_CREATE_NO_CPU_ACCESS (1 << 1)
66#define AMDGPU_GEM_CREATE_CPU_GTT_USWC (1 << 2)
Christopher Ferris6a9755d2017-01-13 14:09:31 -080067#define AMDGPU_GEM_CREATE_VRAM_CLEARED (1 << 3)
68#define AMDGPU_GEM_CREATE_SHADOW (1 << 4)
Christopher Ferris48af7cb2017-02-21 12:35:09 -080069#define AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS (1 << 5)
Christopher Ferris934ec942018-01-31 15:29:16 -080070#define AMDGPU_GEM_CREATE_VM_ALWAYS_VALID (1 << 6)
71#define AMDGPU_GEM_CREATE_EXPLICIT_SYNC (1 << 7)
Christopher Ferris9ce28842018-10-25 12:11:39 -070072#define AMDGPU_GEM_CREATE_MQD_GFX9 (1 << 8)
Christopher Ferris9584fa42019-12-09 15:36:13 -080073#define AMDGPU_GEM_CREATE_VRAM_WIPE_ON_RELEASE (1 << 9)
Christopher Ferris05d08e92016-02-04 13:16:38 -080074struct drm_amdgpu_gem_create_in {
Christopher Ferris106b3a82016-08-24 12:15:38 -070075 __u64 bo_size;
Christopher Ferris106b3a82016-08-24 12:15:38 -070076 __u64 alignment;
77 __u64 domains;
78 __u64 domain_flags;
Christopher Ferris05d08e92016-02-04 13:16:38 -080079};
80struct drm_amdgpu_gem_create_out {
Christopher Ferris106b3a82016-08-24 12:15:38 -070081 __u32 handle;
82 __u32 _pad;
Christopher Ferris05d08e92016-02-04 13:16:38 -080083};
84union drm_amdgpu_gem_create {
85 struct drm_amdgpu_gem_create_in in;
Christopher Ferris05d08e92016-02-04 13:16:38 -080086 struct drm_amdgpu_gem_create_out out;
87};
88#define AMDGPU_BO_LIST_OP_CREATE 0
89#define AMDGPU_BO_LIST_OP_DESTROY 1
Christopher Ferris05d08e92016-02-04 13:16:38 -080090#define AMDGPU_BO_LIST_OP_UPDATE 2
91struct drm_amdgpu_bo_list_in {
Christopher Ferris106b3a82016-08-24 12:15:38 -070092 __u32 operation;
93 __u32 list_handle;
94 __u32 bo_number;
95 __u32 bo_info_size;
Christopher Ferris106b3a82016-08-24 12:15:38 -070096 __u64 bo_info_ptr;
Christopher Ferris05d08e92016-02-04 13:16:38 -080097};
Christopher Ferris05d08e92016-02-04 13:16:38 -080098struct drm_amdgpu_bo_list_entry {
Christopher Ferris106b3a82016-08-24 12:15:38 -070099 __u32 bo_handle;
Christopher Ferris106b3a82016-08-24 12:15:38 -0700100 __u32 bo_priority;
101};
Christopher Ferris05d08e92016-02-04 13:16:38 -0800102struct drm_amdgpu_bo_list_out {
Christopher Ferris106b3a82016-08-24 12:15:38 -0700103 __u32 list_handle;
Christopher Ferris106b3a82016-08-24 12:15:38 -0700104 __u32 _pad;
105};
Christopher Ferris05d08e92016-02-04 13:16:38 -0800106union drm_amdgpu_bo_list {
107 struct drm_amdgpu_bo_list_in in;
108 struct drm_amdgpu_bo_list_out out;
109};
Christopher Ferris05d08e92016-02-04 13:16:38 -0800110#define AMDGPU_CTX_OP_ALLOC_CTX 1
111#define AMDGPU_CTX_OP_FREE_CTX 2
112#define AMDGPU_CTX_OP_QUERY_STATE 3
Christopher Ferris76a1d452018-06-27 14:12:29 -0700113#define AMDGPU_CTX_OP_QUERY_STATE2 4
Christopher Ferris05d08e92016-02-04 13:16:38 -0800114#define AMDGPU_CTX_NO_RESET 0
Christopher Ferris05d08e92016-02-04 13:16:38 -0800115#define AMDGPU_CTX_GUILTY_RESET 1
116#define AMDGPU_CTX_INNOCENT_RESET 2
117#define AMDGPU_CTX_UNKNOWN_RESET 3
Christopher Ferris76a1d452018-06-27 14:12:29 -0700118#define AMDGPU_CTX_QUERY2_FLAGS_RESET (1 << 0)
119#define AMDGPU_CTX_QUERY2_FLAGS_VRAMLOST (1 << 1)
120#define AMDGPU_CTX_QUERY2_FLAGS_GUILTY (1 << 2)
Christopher Ferrisaeddbcf2019-07-08 12:45:46 -0700121#define AMDGPU_CTX_QUERY2_FLAGS_RAS_CE (1 << 3)
122#define AMDGPU_CTX_QUERY2_FLAGS_RAS_UE (1 << 4)
Christopher Ferris934ec942018-01-31 15:29:16 -0800123#define AMDGPU_CTX_PRIORITY_UNSET - 2048
124#define AMDGPU_CTX_PRIORITY_VERY_LOW - 1023
125#define AMDGPU_CTX_PRIORITY_LOW - 512
126#define AMDGPU_CTX_PRIORITY_NORMAL 0
127#define AMDGPU_CTX_PRIORITY_HIGH 512
128#define AMDGPU_CTX_PRIORITY_VERY_HIGH 1023
Christopher Ferris05d08e92016-02-04 13:16:38 -0800129struct drm_amdgpu_ctx_in {
Christopher Ferris106b3a82016-08-24 12:15:38 -0700130 __u32 op;
131 __u32 flags;
Christopher Ferris106b3a82016-08-24 12:15:38 -0700132 __u32 ctx_id;
Christopher Ferris934ec942018-01-31 15:29:16 -0800133 __s32 priority;
Christopher Ferris05d08e92016-02-04 13:16:38 -0800134};
135union drm_amdgpu_ctx_out {
Christopher Ferris106b3a82016-08-24 12:15:38 -0700136 struct {
137 __u32 ctx_id;
138 __u32 _pad;
Christopher Ferris05d08e92016-02-04 13:16:38 -0800139 } alloc;
Christopher Ferris106b3a82016-08-24 12:15:38 -0700140 struct {
141 __u64 flags;
142 __u32 hangs;
143 __u32 reset_status;
Christopher Ferris05d08e92016-02-04 13:16:38 -0800144 } state;
145};
Christopher Ferris05d08e92016-02-04 13:16:38 -0800146union drm_amdgpu_ctx {
147 struct drm_amdgpu_ctx_in in;
148 union drm_amdgpu_ctx_out out;
149};
Christopher Ferris1308ad32017-11-14 17:32:13 -0800150#define AMDGPU_VM_OP_RESERVE_VMID 1
151#define AMDGPU_VM_OP_UNRESERVE_VMID 2
152struct drm_amdgpu_vm_in {
153 __u32 op;
154 __u32 flags;
155};
156struct drm_amdgpu_vm_out {
157 __u64 flags;
158};
159union drm_amdgpu_vm {
160 struct drm_amdgpu_vm_in in;
161 struct drm_amdgpu_vm_out out;
162};
Christopher Ferris934ec942018-01-31 15:29:16 -0800163#define AMDGPU_SCHED_OP_PROCESS_PRIORITY_OVERRIDE 1
Christopher Ferris24f97eb2019-05-20 12:58:13 -0700164#define AMDGPU_SCHED_OP_CONTEXT_PRIORITY_OVERRIDE 2
Christopher Ferris934ec942018-01-31 15:29:16 -0800165struct drm_amdgpu_sched_in {
166 __u32 op;
167 __u32 fd;
168 __s32 priority;
Christopher Ferris24f97eb2019-05-20 12:58:13 -0700169 __u32 ctx_id;
Christopher Ferris934ec942018-01-31 15:29:16 -0800170};
171union drm_amdgpu_sched {
172 struct drm_amdgpu_sched_in in;
173};
Christopher Ferris05d08e92016-02-04 13:16:38 -0800174#define AMDGPU_GEM_USERPTR_READONLY (1 << 0)
175#define AMDGPU_GEM_USERPTR_ANONONLY (1 << 1)
176#define AMDGPU_GEM_USERPTR_VALIDATE (1 << 2)
177#define AMDGPU_GEM_USERPTR_REGISTER (1 << 3)
Christopher Ferris05d08e92016-02-04 13:16:38 -0800178struct drm_amdgpu_gem_userptr {
Christopher Ferris106b3a82016-08-24 12:15:38 -0700179 __u64 addr;
Christopher Ferris106b3a82016-08-24 12:15:38 -0700180 __u64 size;
181 __u32 flags;
182 __u32 handle;
Christopher Ferris05d08e92016-02-04 13:16:38 -0800183};
184#define AMDGPU_TILING_ARRAY_MODE_SHIFT 0
185#define AMDGPU_TILING_ARRAY_MODE_MASK 0xf
Christopher Ferris05d08e92016-02-04 13:16:38 -0800186#define AMDGPU_TILING_PIPE_CONFIG_SHIFT 4
187#define AMDGPU_TILING_PIPE_CONFIG_MASK 0x1f
188#define AMDGPU_TILING_TILE_SPLIT_SHIFT 9
189#define AMDGPU_TILING_TILE_SPLIT_MASK 0x7
Christopher Ferris05d08e92016-02-04 13:16:38 -0800190#define AMDGPU_TILING_MICRO_TILE_MODE_SHIFT 12
191#define AMDGPU_TILING_MICRO_TILE_MODE_MASK 0x7
192#define AMDGPU_TILING_BANK_WIDTH_SHIFT 15
193#define AMDGPU_TILING_BANK_WIDTH_MASK 0x3
Christopher Ferris05d08e92016-02-04 13:16:38 -0800194#define AMDGPU_TILING_BANK_HEIGHT_SHIFT 17
195#define AMDGPU_TILING_BANK_HEIGHT_MASK 0x3
196#define AMDGPU_TILING_MACRO_TILE_ASPECT_SHIFT 19
197#define AMDGPU_TILING_MACRO_TILE_ASPECT_MASK 0x3
Christopher Ferris05d08e92016-02-04 13:16:38 -0800198#define AMDGPU_TILING_NUM_BANKS_SHIFT 21
199#define AMDGPU_TILING_NUM_BANKS_MASK 0x3
Christopher Ferris525ce912017-07-26 13:12:53 -0700200#define AMDGPU_TILING_SWIZZLE_MODE_SHIFT 0
201#define AMDGPU_TILING_SWIZZLE_MODE_MASK 0x1f
Christopher Ferrisd842e432019-03-07 10:21:59 -0800202#define AMDGPU_TILING_DCC_OFFSET_256B_SHIFT 5
203#define AMDGPU_TILING_DCC_OFFSET_256B_MASK 0xFFFFFF
204#define AMDGPU_TILING_DCC_PITCH_MAX_SHIFT 29
205#define AMDGPU_TILING_DCC_PITCH_MAX_MASK 0x3FFF
206#define AMDGPU_TILING_DCC_INDEPENDENT_64B_SHIFT 43
207#define AMDGPU_TILING_DCC_INDEPENDENT_64B_MASK 0x1
Christopher Ferris525ce912017-07-26 13:12:53 -0700208#define AMDGPU_TILING_SET(field,value) (((__u64) (value) & AMDGPU_TILING_ ##field ##_MASK) << AMDGPU_TILING_ ##field ##_SHIFT)
209#define AMDGPU_TILING_GET(value,field) (((__u64) (value) >> AMDGPU_TILING_ ##field ##_SHIFT) & AMDGPU_TILING_ ##field ##_MASK)
Christopher Ferris05d08e92016-02-04 13:16:38 -0800210#define AMDGPU_GEM_METADATA_OP_SET_METADATA 1
211#define AMDGPU_GEM_METADATA_OP_GET_METADATA 2
212struct drm_amdgpu_gem_metadata {
Christopher Ferris106b3a82016-08-24 12:15:38 -0700213 __u32 handle;
214 __u32 op;
Christopher Ferris05d08e92016-02-04 13:16:38 -0800215 struct {
Christopher Ferris106b3a82016-08-24 12:15:38 -0700216 __u64 flags;
217 __u64 tiling_info;
218 __u32 data_size_bytes;
219 __u32 data[64];
Christopher Ferris05d08e92016-02-04 13:16:38 -0800220 } data;
221};
Christopher Ferris05d08e92016-02-04 13:16:38 -0800222struct drm_amdgpu_gem_mmap_in {
Christopher Ferris106b3a82016-08-24 12:15:38 -0700223 __u32 handle;
Christopher Ferris106b3a82016-08-24 12:15:38 -0700224 __u32 _pad;
225};
Christopher Ferris05d08e92016-02-04 13:16:38 -0800226struct drm_amdgpu_gem_mmap_out {
Christopher Ferris106b3a82016-08-24 12:15:38 -0700227 __u64 addr_ptr;
Christopher Ferris05d08e92016-02-04 13:16:38 -0800228};
229union drm_amdgpu_gem_mmap {
Christopher Ferris05d08e92016-02-04 13:16:38 -0800230 struct drm_amdgpu_gem_mmap_in in;
231 struct drm_amdgpu_gem_mmap_out out;
232};
233struct drm_amdgpu_gem_wait_idle_in {
Christopher Ferris106b3a82016-08-24 12:15:38 -0700234 __u32 handle;
235 __u32 flags;
Christopher Ferris106b3a82016-08-24 12:15:38 -0700236 __u64 timeout;
Christopher Ferris05d08e92016-02-04 13:16:38 -0800237};
Christopher Ferris05d08e92016-02-04 13:16:38 -0800238struct drm_amdgpu_gem_wait_idle_out {
Christopher Ferris106b3a82016-08-24 12:15:38 -0700239 __u32 status;
Christopher Ferris106b3a82016-08-24 12:15:38 -0700240 __u32 domain;
241};
Christopher Ferris05d08e92016-02-04 13:16:38 -0800242union drm_amdgpu_gem_wait_idle {
243 struct drm_amdgpu_gem_wait_idle_in in;
244 struct drm_amdgpu_gem_wait_idle_out out;
245};
Christopher Ferris05d08e92016-02-04 13:16:38 -0800246struct drm_amdgpu_wait_cs_in {
Christopher Ferris106b3a82016-08-24 12:15:38 -0700247 __u64 handle;
Christopher Ferris106b3a82016-08-24 12:15:38 -0700248 __u64 timeout;
249 __u32 ip_type;
250 __u32 ip_instance;
251 __u32 ring;
Christopher Ferris106b3a82016-08-24 12:15:38 -0700252 __u32 ctx_id;
Christopher Ferris05d08e92016-02-04 13:16:38 -0800253};
Christopher Ferris05d08e92016-02-04 13:16:38 -0800254struct drm_amdgpu_wait_cs_out {
Christopher Ferris106b3a82016-08-24 12:15:38 -0700255 __u64 status;
Christopher Ferris05d08e92016-02-04 13:16:38 -0800256};
257union drm_amdgpu_wait_cs {
Christopher Ferris05d08e92016-02-04 13:16:38 -0800258 struct drm_amdgpu_wait_cs_in in;
259 struct drm_amdgpu_wait_cs_out out;
260};
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800261struct drm_amdgpu_fence {
262 __u32 ctx_id;
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800263 __u32 ip_type;
264 __u32 ip_instance;
265 __u32 ring;
266 __u64 seq_no;
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800267};
268struct drm_amdgpu_wait_fences_in {
269 __u64 fences;
270 __u32 fence_count;
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800271 __u32 wait_all;
272 __u64 timeout_ns;
273};
274struct drm_amdgpu_wait_fences_out {
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800275 __u32 status;
276 __u32 first_signaled;
277};
278union drm_amdgpu_wait_fences {
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800279 struct drm_amdgpu_wait_fences_in in;
280 struct drm_amdgpu_wait_fences_out out;
281};
Christopher Ferris05d08e92016-02-04 13:16:38 -0800282#define AMDGPU_GEM_OP_GET_GEM_CREATE_INFO 0
Christopher Ferris05d08e92016-02-04 13:16:38 -0800283#define AMDGPU_GEM_OP_SET_PLACEMENT 1
284struct drm_amdgpu_gem_op {
Christopher Ferris106b3a82016-08-24 12:15:38 -0700285 __u32 handle;
286 __u32 op;
287 __u64 value;
Christopher Ferris05d08e92016-02-04 13:16:38 -0800288};
289#define AMDGPU_VA_OP_MAP 1
290#define AMDGPU_VA_OP_UNMAP 2
Christopher Ferris525ce912017-07-26 13:12:53 -0700291#define AMDGPU_VA_OP_CLEAR 3
292#define AMDGPU_VA_OP_REPLACE 4
Christopher Ferris05d08e92016-02-04 13:16:38 -0800293#define AMDGPU_VM_DELAY_UPDATE (1 << 0)
294#define AMDGPU_VM_PAGE_READABLE (1 << 1)
295#define AMDGPU_VM_PAGE_WRITEABLE (1 << 2)
296#define AMDGPU_VM_PAGE_EXECUTABLE (1 << 3)
Christopher Ferris525ce912017-07-26 13:12:53 -0700297#define AMDGPU_VM_PAGE_PRT (1 << 4)
298#define AMDGPU_VM_MTYPE_MASK (0xf << 5)
299#define AMDGPU_VM_MTYPE_DEFAULT (0 << 5)
300#define AMDGPU_VM_MTYPE_NC (1 << 5)
301#define AMDGPU_VM_MTYPE_WC (2 << 5)
302#define AMDGPU_VM_MTYPE_CC (3 << 5)
303#define AMDGPU_VM_MTYPE_UC (4 << 5)
Christopher Ferrisd32ca142020-02-04 16:16:51 -0800304#define AMDGPU_VM_MTYPE_RW (5 << 5)
Christopher Ferris05d08e92016-02-04 13:16:38 -0800305struct drm_amdgpu_gem_va {
Christopher Ferris106b3a82016-08-24 12:15:38 -0700306 __u32 handle;
Christopher Ferris106b3a82016-08-24 12:15:38 -0700307 __u32 _pad;
308 __u32 operation;
309 __u32 flags;
310 __u64 va_address;
Christopher Ferris106b3a82016-08-24 12:15:38 -0700311 __u64 offset_in_bo;
312 __u64 map_size;
Christopher Ferris05d08e92016-02-04 13:16:38 -0800313};
314#define AMDGPU_HW_IP_GFX 0
315#define AMDGPU_HW_IP_COMPUTE 1
316#define AMDGPU_HW_IP_DMA 2
Christopher Ferris05d08e92016-02-04 13:16:38 -0800317#define AMDGPU_HW_IP_UVD 3
318#define AMDGPU_HW_IP_VCE 4
Christopher Ferris525ce912017-07-26 13:12:53 -0700319#define AMDGPU_HW_IP_UVD_ENC 5
Christopher Ferris1308ad32017-11-14 17:32:13 -0800320#define AMDGPU_HW_IP_VCN_DEC 6
321#define AMDGPU_HW_IP_VCN_ENC 7
Christopher Ferris9ce28842018-10-25 12:11:39 -0700322#define AMDGPU_HW_IP_VCN_JPEG 8
323#define AMDGPU_HW_IP_NUM 9
Christopher Ferris05d08e92016-02-04 13:16:38 -0800324#define AMDGPU_HW_IP_INSTANCE_MAX_COUNT 1
Christopher Ferris05d08e92016-02-04 13:16:38 -0800325#define AMDGPU_CHUNK_ID_IB 0x01
326#define AMDGPU_CHUNK_ID_FENCE 0x02
327#define AMDGPU_CHUNK_ID_DEPENDENCIES 0x03
Christopher Ferris1308ad32017-11-14 17:32:13 -0800328#define AMDGPU_CHUNK_ID_SYNCOBJ_IN 0x04
329#define AMDGPU_CHUNK_ID_SYNCOBJ_OUT 0x05
Christopher Ferris9ce28842018-10-25 12:11:39 -0700330#define AMDGPU_CHUNK_ID_BO_HANDLES 0x06
Christopher Ferris24f97eb2019-05-20 12:58:13 -0700331#define AMDGPU_CHUNK_ID_SCHEDULED_DEPENDENCIES 0x07
Christopher Ferrisaeddbcf2019-07-08 12:45:46 -0700332#define AMDGPU_CHUNK_ID_SYNCOBJ_TIMELINE_WAIT 0x08
333#define AMDGPU_CHUNK_ID_SYNCOBJ_TIMELINE_SIGNAL 0x09
Christopher Ferris05d08e92016-02-04 13:16:38 -0800334struct drm_amdgpu_cs_chunk {
Christopher Ferris106b3a82016-08-24 12:15:38 -0700335 __u32 chunk_id;
336 __u32 length_dw;
Christopher Ferris106b3a82016-08-24 12:15:38 -0700337 __u64 chunk_data;
Christopher Ferris05d08e92016-02-04 13:16:38 -0800338};
Christopher Ferris05d08e92016-02-04 13:16:38 -0800339struct drm_amdgpu_cs_in {
Christopher Ferris106b3a82016-08-24 12:15:38 -0700340 __u32 ctx_id;
Christopher Ferris106b3a82016-08-24 12:15:38 -0700341 __u32 bo_list_handle;
342 __u32 num_chunks;
343 __u32 _pad;
344 __u64 chunks;
Christopher Ferris05d08e92016-02-04 13:16:38 -0800345};
346struct drm_amdgpu_cs_out {
Christopher Ferris106b3a82016-08-24 12:15:38 -0700347 __u64 handle;
Christopher Ferris05d08e92016-02-04 13:16:38 -0800348};
349union drm_amdgpu_cs {
350 struct drm_amdgpu_cs_in in;
Christopher Ferris05d08e92016-02-04 13:16:38 -0800351 struct drm_amdgpu_cs_out out;
352};
353#define AMDGPU_IB_FLAG_CE (1 << 0)
354#define AMDGPU_IB_FLAG_PREAMBLE (1 << 1)
Christopher Ferris525ce912017-07-26 13:12:53 -0700355#define AMDGPU_IB_FLAG_PREEMPT (1 << 2)
Christopher Ferris9ce28842018-10-25 12:11:39 -0700356#define AMDGPU_IB_FLAG_TC_WB_NOT_INVALIDATE (1 << 3)
Christopher Ferris24f97eb2019-05-20 12:58:13 -0700357#define AMDGPU_IB_FLAG_RESET_GDS_MAX_WAVE_ID (1 << 4)
Christopher Ferris05d08e92016-02-04 13:16:38 -0800358struct drm_amdgpu_cs_chunk_ib {
Christopher Ferris106b3a82016-08-24 12:15:38 -0700359 __u32 _pad;
Christopher Ferris106b3a82016-08-24 12:15:38 -0700360 __u32 flags;
361 __u64 va_start;
362 __u32 ib_bytes;
363 __u32 ip_type;
Christopher Ferris106b3a82016-08-24 12:15:38 -0700364 __u32 ip_instance;
365 __u32 ring;
Christopher Ferris05d08e92016-02-04 13:16:38 -0800366};
367struct drm_amdgpu_cs_chunk_dep {
Christopher Ferris106b3a82016-08-24 12:15:38 -0700368 __u32 ip_type;
369 __u32 ip_instance;
370 __u32 ring;
371 __u32 ctx_id;
Christopher Ferris106b3a82016-08-24 12:15:38 -0700372 __u64 handle;
Christopher Ferris05d08e92016-02-04 13:16:38 -0800373};
Christopher Ferris05d08e92016-02-04 13:16:38 -0800374struct drm_amdgpu_cs_chunk_fence {
Christopher Ferris106b3a82016-08-24 12:15:38 -0700375 __u32 handle;
Christopher Ferris106b3a82016-08-24 12:15:38 -0700376 __u32 offset;
377};
Christopher Ferris1308ad32017-11-14 17:32:13 -0800378struct drm_amdgpu_cs_chunk_sem {
379 __u32 handle;
380};
Christopher Ferrisaeddbcf2019-07-08 12:45:46 -0700381struct drm_amdgpu_cs_chunk_syncobj {
382 __u32 handle;
383 __u32 flags;
384 __u64 point;
385};
Christopher Ferris934ec942018-01-31 15:29:16 -0800386#define AMDGPU_FENCE_TO_HANDLE_GET_SYNCOBJ 0
387#define AMDGPU_FENCE_TO_HANDLE_GET_SYNCOBJ_FD 1
388#define AMDGPU_FENCE_TO_HANDLE_GET_SYNC_FILE_FD 2
389union drm_amdgpu_fence_to_handle {
390 struct {
391 struct drm_amdgpu_fence fence;
392 __u32 what;
393 __u32 pad;
394 } in;
395 struct {
396 __u32 handle;
397 } out;
398};
Christopher Ferris05d08e92016-02-04 13:16:38 -0800399struct drm_amdgpu_cs_chunk_data {
400 union {
401 struct drm_amdgpu_cs_chunk_ib ib_data;
402 struct drm_amdgpu_cs_chunk_fence fence_data;
Christopher Ferris05d08e92016-02-04 13:16:38 -0800403 };
404};
405#define AMDGPU_IDS_FLAGS_FUSION 0x1
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800406#define AMDGPU_IDS_FLAGS_PREEMPTION 0x2
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800407#define AMDGPU_INFO_ACCEL_WORKING 0x00
Christopher Ferris05d08e92016-02-04 13:16:38 -0800408#define AMDGPU_INFO_CRTC_FROM_ID 0x01
409#define AMDGPU_INFO_HW_IP_INFO 0x02
410#define AMDGPU_INFO_HW_IP_COUNT 0x03
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800411#define AMDGPU_INFO_TIMESTAMP 0x05
Christopher Ferris05d08e92016-02-04 13:16:38 -0800412#define AMDGPU_INFO_FW_VERSION 0x0e
413#define AMDGPU_INFO_FW_VCE 0x1
414#define AMDGPU_INFO_FW_UVD 0x2
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800415#define AMDGPU_INFO_FW_GMC 0x03
Christopher Ferris05d08e92016-02-04 13:16:38 -0800416#define AMDGPU_INFO_FW_GFX_ME 0x04
417#define AMDGPU_INFO_FW_GFX_PFP 0x05
418#define AMDGPU_INFO_FW_GFX_CE 0x06
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800419#define AMDGPU_INFO_FW_GFX_RLC 0x07
Christopher Ferris05d08e92016-02-04 13:16:38 -0800420#define AMDGPU_INFO_FW_GFX_MEC 0x08
421#define AMDGPU_INFO_FW_SMC 0x0a
422#define AMDGPU_INFO_FW_SDMA 0x0b
Christopher Ferris525ce912017-07-26 13:12:53 -0700423#define AMDGPU_INFO_FW_SOS 0x0c
424#define AMDGPU_INFO_FW_ASD 0x0d
Christopher Ferris76a1d452018-06-27 14:12:29 -0700425#define AMDGPU_INFO_FW_VCN 0x0e
Christopher Ferris9ce28842018-10-25 12:11:39 -0700426#define AMDGPU_INFO_FW_GFX_RLC_RESTORE_LIST_CNTL 0x0f
427#define AMDGPU_INFO_FW_GFX_RLC_RESTORE_LIST_GPM_MEM 0x10
428#define AMDGPU_INFO_FW_GFX_RLC_RESTORE_LIST_SRM_MEM 0x11
Christopher Ferris86a48372019-01-10 14:14:59 -0800429#define AMDGPU_INFO_FW_DMCU 0x12
Christopher Ferrisaeddbcf2019-07-08 12:45:46 -0700430#define AMDGPU_INFO_FW_TA 0x13
Christopher Ferrisbb9fcb42020-04-06 11:38:04 -0700431#define AMDGPU_INFO_FW_DMCUB 0x14
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800432#define AMDGPU_INFO_NUM_BYTES_MOVED 0x0f
Christopher Ferris05d08e92016-02-04 13:16:38 -0800433#define AMDGPU_INFO_VRAM_USAGE 0x10
434#define AMDGPU_INFO_GTT_USAGE 0x11
435#define AMDGPU_INFO_GDS_CONFIG 0x13
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800436#define AMDGPU_INFO_VRAM_GTT 0x14
Christopher Ferris05d08e92016-02-04 13:16:38 -0800437#define AMDGPU_INFO_READ_MMR_REG 0x15
438#define AMDGPU_INFO_DEV_INFO 0x16
439#define AMDGPU_INFO_VIS_VRAM_USAGE 0x17
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800440#define AMDGPU_INFO_NUM_EVICTIONS 0x18
441#define AMDGPU_INFO_MEMORY 0x19
442#define AMDGPU_INFO_VCE_CLOCK_TABLE 0x1A
443#define AMDGPU_INFO_VBIOS 0x1B
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800444#define AMDGPU_INFO_VBIOS_SIZE 0x1
445#define AMDGPU_INFO_VBIOS_IMAGE 0x2
Christopher Ferris525ce912017-07-26 13:12:53 -0700446#define AMDGPU_INFO_NUM_HANDLES 0x1C
447#define AMDGPU_INFO_SENSOR 0x1D
448#define AMDGPU_INFO_SENSOR_GFX_SCLK 0x1
449#define AMDGPU_INFO_SENSOR_GFX_MCLK 0x2
450#define AMDGPU_INFO_SENSOR_GPU_TEMP 0x3
451#define AMDGPU_INFO_SENSOR_GPU_LOAD 0x4
452#define AMDGPU_INFO_SENSOR_GPU_AVG_POWER 0x5
453#define AMDGPU_INFO_SENSOR_VDDNB 0x6
454#define AMDGPU_INFO_SENSOR_VDDGFX 0x7
Christopher Ferris76a1d452018-06-27 14:12:29 -0700455#define AMDGPU_INFO_SENSOR_STABLE_PSTATE_GFX_SCLK 0x8
456#define AMDGPU_INFO_SENSOR_STABLE_PSTATE_GFX_MCLK 0x9
Christopher Ferris1308ad32017-11-14 17:32:13 -0800457#define AMDGPU_INFO_NUM_VRAM_CPU_PAGE_FAULTS 0x1E
Christopher Ferris934ec942018-01-31 15:29:16 -0800458#define AMDGPU_INFO_VRAM_LOST_COUNTER 0x1F
Christopher Ferrisaeddbcf2019-07-08 12:45:46 -0700459#define AMDGPU_INFO_RAS_ENABLED_FEATURES 0x20
460#define AMDGPU_INFO_RAS_ENABLED_UMC (1 << 0)
461#define AMDGPU_INFO_RAS_ENABLED_SDMA (1 << 1)
462#define AMDGPU_INFO_RAS_ENABLED_GFX (1 << 2)
463#define AMDGPU_INFO_RAS_ENABLED_MMHUB (1 << 3)
464#define AMDGPU_INFO_RAS_ENABLED_ATHUB (1 << 4)
465#define AMDGPU_INFO_RAS_ENABLED_PCIE (1 << 5)
466#define AMDGPU_INFO_RAS_ENABLED_HDP (1 << 6)
467#define AMDGPU_INFO_RAS_ENABLED_XGMI (1 << 7)
468#define AMDGPU_INFO_RAS_ENABLED_DF (1 << 8)
469#define AMDGPU_INFO_RAS_ENABLED_SMN (1 << 9)
470#define AMDGPU_INFO_RAS_ENABLED_SEM (1 << 10)
471#define AMDGPU_INFO_RAS_ENABLED_MP0 (1 << 11)
472#define AMDGPU_INFO_RAS_ENABLED_MP1 (1 << 12)
473#define AMDGPU_INFO_RAS_ENABLED_FUSE (1 << 13)
Christopher Ferris05d08e92016-02-04 13:16:38 -0800474#define AMDGPU_INFO_MMR_SE_INDEX_SHIFT 0
Christopher Ferris05d08e92016-02-04 13:16:38 -0800475#define AMDGPU_INFO_MMR_SE_INDEX_MASK 0xff
476#define AMDGPU_INFO_MMR_SH_INDEX_SHIFT 8
477#define AMDGPU_INFO_MMR_SH_INDEX_MASK 0xff
Christopher Ferris49f525c2016-12-12 14:55:36 -0800478struct drm_amdgpu_query_fw {
479 __u32 fw_type;
480 __u32 ip_instance;
Christopher Ferris49f525c2016-12-12 14:55:36 -0800481 __u32 index;
482 __u32 _pad;
483};
Christopher Ferris05d08e92016-02-04 13:16:38 -0800484struct drm_amdgpu_info {
Christopher Ferris106b3a82016-08-24 12:15:38 -0700485 __u64 return_pointer;
486 __u32 return_size;
Christopher Ferris106b3a82016-08-24 12:15:38 -0700487 __u32 query;
Christopher Ferris05d08e92016-02-04 13:16:38 -0800488 union {
Christopher Ferris05d08e92016-02-04 13:16:38 -0800489 struct {
Christopher Ferris106b3a82016-08-24 12:15:38 -0700490 __u32 id;
Christopher Ferris106b3a82016-08-24 12:15:38 -0700491 __u32 _pad;
Christopher Ferris05d08e92016-02-04 13:16:38 -0800492 } mode_crtc;
Christopher Ferris05d08e92016-02-04 13:16:38 -0800493 struct {
Christopher Ferris106b3a82016-08-24 12:15:38 -0700494 __u32 type;
Christopher Ferris106b3a82016-08-24 12:15:38 -0700495 __u32 ip_instance;
Christopher Ferris05d08e92016-02-04 13:16:38 -0800496 } query_hw_ip;
Christopher Ferris05d08e92016-02-04 13:16:38 -0800497 struct {
Christopher Ferris106b3a82016-08-24 12:15:38 -0700498 __u32 dword_offset;
Christopher Ferris106b3a82016-08-24 12:15:38 -0700499 __u32 count;
500 __u32 instance;
501 __u32 flags;
Christopher Ferris05d08e92016-02-04 13:16:38 -0800502 } read_mmr_reg;
Christopher Ferris49f525c2016-12-12 14:55:36 -0800503 struct drm_amdgpu_query_fw query_fw;
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800504 struct {
505 __u32 type;
506 __u32 offset;
507 } vbios_info;
Christopher Ferris525ce912017-07-26 13:12:53 -0700508 struct {
509 __u32 type;
510 } sensor_info;
Christopher Ferris05d08e92016-02-04 13:16:38 -0800511 };
Christopher Ferris49f525c2016-12-12 14:55:36 -0800512};
Christopher Ferris05d08e92016-02-04 13:16:38 -0800513struct drm_amdgpu_info_gds {
Christopher Ferris106b3a82016-08-24 12:15:38 -0700514 __u32 gds_gfx_partition_size;
515 __u32 compute_partition_size;
Christopher Ferris49f525c2016-12-12 14:55:36 -0800516 __u32 gds_total_size;
Christopher Ferris106b3a82016-08-24 12:15:38 -0700517 __u32 gws_per_gfx_partition;
518 __u32 gws_per_compute_partition;
519 __u32 oa_per_gfx_partition;
Christopher Ferris49f525c2016-12-12 14:55:36 -0800520 __u32 oa_per_compute_partition;
Christopher Ferris106b3a82016-08-24 12:15:38 -0700521 __u32 _pad;
Christopher Ferris05d08e92016-02-04 13:16:38 -0800522};
Christopher Ferris05d08e92016-02-04 13:16:38 -0800523struct drm_amdgpu_info_vram_gtt {
Christopher Ferris49f525c2016-12-12 14:55:36 -0800524 __u64 vram_size;
Christopher Ferris106b3a82016-08-24 12:15:38 -0700525 __u64 vram_cpu_accessible_size;
526 __u64 gtt_size;
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800527};
528struct drm_amdgpu_heap_info {
529 __u64 total_heap_size;
530 __u64 usable_heap_size;
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800531 __u64 heap_usage;
532 __u64 max_allocation;
533};
534struct drm_amdgpu_memory_info {
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800535 struct drm_amdgpu_heap_info vram;
536 struct drm_amdgpu_heap_info cpu_accessible_vram;
537 struct drm_amdgpu_heap_info gtt;
538};
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800539struct drm_amdgpu_info_firmware {
Christopher Ferris106b3a82016-08-24 12:15:38 -0700540 __u32 ver;
541 __u32 feature;
Christopher Ferris05d08e92016-02-04 13:16:38 -0800542};
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800543#define AMDGPU_VRAM_TYPE_UNKNOWN 0
Christopher Ferris05d08e92016-02-04 13:16:38 -0800544#define AMDGPU_VRAM_TYPE_GDDR1 1
545#define AMDGPU_VRAM_TYPE_DDR2 2
Christopher Ferris05d08e92016-02-04 13:16:38 -0800546#define AMDGPU_VRAM_TYPE_GDDR3 3
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800547#define AMDGPU_VRAM_TYPE_GDDR4 4
Christopher Ferris05d08e92016-02-04 13:16:38 -0800548#define AMDGPU_VRAM_TYPE_GDDR5 5
549#define AMDGPU_VRAM_TYPE_HBM 6
Christopher Ferris05d08e92016-02-04 13:16:38 -0800550#define AMDGPU_VRAM_TYPE_DDR3 7
Christopher Ferris76a1d452018-06-27 14:12:29 -0700551#define AMDGPU_VRAM_TYPE_DDR4 8
Christopher Ferrisb8a95e22019-10-02 18:29:20 -0700552#define AMDGPU_VRAM_TYPE_GDDR6 9
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800553struct drm_amdgpu_info_device {
Christopher Ferris106b3a82016-08-24 12:15:38 -0700554 __u32 device_id;
555 __u32 chip_rev;
556 __u32 external_rev;
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800557 __u32 pci_rev;
Christopher Ferris106b3a82016-08-24 12:15:38 -0700558 __u32 family;
559 __u32 num_shader_engines;
560 __u32 num_shader_arrays_per_engine;
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800561 __u32 gpu_counter_freq;
Christopher Ferris106b3a82016-08-24 12:15:38 -0700562 __u64 max_engine_clock;
563 __u64 max_memory_clock;
564 __u32 cu_active_number;
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800565 __u32 cu_ao_mask;
Christopher Ferris106b3a82016-08-24 12:15:38 -0700566 __u32 cu_bitmap[4][4];
567 __u32 enabled_rb_pipes_mask;
568 __u32 num_rb_pipes;
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800569 __u32 num_hw_gfx_contexts;
Christopher Ferris106b3a82016-08-24 12:15:38 -0700570 __u32 _pad;
571 __u64 ids_flags;
572 __u64 virtual_address_offset;
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800573 __u64 virtual_address_max;
Christopher Ferris106b3a82016-08-24 12:15:38 -0700574 __u32 virtual_address_alignment;
575 __u32 pte_fragment_size;
576 __u32 gart_page_size;
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800577 __u32 ce_ram_size;
Christopher Ferris106b3a82016-08-24 12:15:38 -0700578 __u32 vram_type;
579 __u32 vram_bit_width;
580 __u32 vce_harvest_config;
Christopher Ferris525ce912017-07-26 13:12:53 -0700581 __u32 gc_double_offchip_lds_buf;
582 __u64 prim_buf_gpu_addr;
583 __u64 pos_buf_gpu_addr;
584 __u64 cntl_sb_buf_gpu_addr;
585 __u64 param_buf_gpu_addr;
586 __u32 prim_buf_size;
587 __u32 pos_buf_size;
588 __u32 cntl_sb_buf_size;
589 __u32 param_buf_size;
590 __u32 wave_front_size;
591 __u32 num_shader_visible_vgprs;
592 __u32 num_cu_per_sh;
593 __u32 num_tcc_blocks;
594 __u32 gs_vgt_table_depth;
595 __u32 gs_prim_buffer_depth;
596 __u32 max_gs_waves_per_vgt;
597 __u32 _pad1;
Christopher Ferris1308ad32017-11-14 17:32:13 -0800598 __u32 cu_ao_bitmap[4][4];
Christopher Ferris76a1d452018-06-27 14:12:29 -0700599 __u64 high_va_offset;
600 __u64 high_va_max;
Christopher Ferrisb8a95e22019-10-02 18:29:20 -0700601 __u32 pa_sc_tile_steering_override;
Christopher Ferris9584fa42019-12-09 15:36:13 -0800602 __u64 tcc_disabled_mask;
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800603};
Christopher Ferris05d08e92016-02-04 13:16:38 -0800604struct drm_amdgpu_info_hw_ip {
Christopher Ferris106b3a82016-08-24 12:15:38 -0700605 __u32 hw_ip_version_major;
606 __u32 hw_ip_version_minor;
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800607 __u64 capabilities_flags;
Christopher Ferris106b3a82016-08-24 12:15:38 -0700608 __u32 ib_start_alignment;
609 __u32 ib_size_alignment;
610 __u32 available_rings;
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800611 __u32 _pad;
612};
Christopher Ferris525ce912017-07-26 13:12:53 -0700613struct drm_amdgpu_info_num_handles {
614 __u32 uvd_max_handles;
615 __u32 uvd_used_handles;
616};
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800617#define AMDGPU_VCE_CLOCK_TABLE_ENTRIES 6
618struct drm_amdgpu_info_vce_clock_table_entry {
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800619 __u32 sclk;
620 __u32 mclk;
621 __u32 eclk;
622 __u32 pad;
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800623};
624struct drm_amdgpu_info_vce_clock_table {
625 struct drm_amdgpu_info_vce_clock_table_entry entries[AMDGPU_VCE_CLOCK_TABLE_ENTRIES];
626 __u32 num_valid_entries;
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800627 __u32 pad;
Christopher Ferris05d08e92016-02-04 13:16:38 -0800628};
629#define AMDGPU_FAMILY_UNKNOWN 0
Christopher Ferris6a9755d2017-01-13 14:09:31 -0800630#define AMDGPU_FAMILY_SI 110
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800631#define AMDGPU_FAMILY_CI 120
Christopher Ferris49f525c2016-12-12 14:55:36 -0800632#define AMDGPU_FAMILY_KV 125
Christopher Ferris05d08e92016-02-04 13:16:38 -0800633#define AMDGPU_FAMILY_VI 130
634#define AMDGPU_FAMILY_CZ 135
Christopher Ferris525ce912017-07-26 13:12:53 -0700635#define AMDGPU_FAMILY_AI 141
Christopher Ferris1308ad32017-11-14 17:32:13 -0800636#define AMDGPU_FAMILY_RV 142
Christopher Ferrisb8a95e22019-10-02 18:29:20 -0700637#define AMDGPU_FAMILY_NV 143
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800638#ifdef __cplusplus
Christopher Ferris48fe0ae2019-01-10 15:59:33 -0800639}
Christopher Ferris05d08e92016-02-04 13:16:38 -0800640#endif
Christopher Ferris49f525c2016-12-12 14:55:36 -0800641#endif