blob: 19d96bc0fe1b1e8c255fc6178eefcc282bf16dbc [file] [log] [blame]
Christopher Ferris05d08e92016-02-04 13:16:38 -08001/****************************************************************************
2 ****************************************************************************
3 ***
4 *** This header was automatically generated from a Linux kernel header
5 *** of the same name, to make information necessary for userspace to
6 *** call into the kernel available to libc. It contains only constants,
7 *** structures, and macros generated from the original header, and thus,
8 *** contains no copyrightable information.
9 ***
10 *** To edit the content of this header, modify the corresponding
11 *** source file (e.g. under external/kernel-headers/original/) then
12 *** run bionic/libc/kernel/tools/update_all.py
13 ***
14 *** Any manual change here will be lost the next time this script will
15 *** be run. You've been warned!
16 ***
17 ****************************************************************************
18 ****************************************************************************/
19#ifndef __AMDGPU_DRM_H__
20#define __AMDGPU_DRM_H__
21#include "drm.h"
Christopher Ferris106b3a82016-08-24 12:15:38 -070022#ifdef __cplusplus
Christopher Ferris48fe0ae2019-01-10 15:59:33 -080023extern "C" {
Christopher Ferris106b3a82016-08-24 12:15:38 -070024#endif
25#define DRM_AMDGPU_GEM_CREATE 0x00
Christopher Ferris05d08e92016-02-04 13:16:38 -080026#define DRM_AMDGPU_GEM_MMAP 0x01
27#define DRM_AMDGPU_CTX 0x02
28#define DRM_AMDGPU_BO_LIST 0x03
29#define DRM_AMDGPU_CS 0x04
Christopher Ferris05d08e92016-02-04 13:16:38 -080030#define DRM_AMDGPU_INFO 0x05
31#define DRM_AMDGPU_GEM_METADATA 0x06
32#define DRM_AMDGPU_GEM_WAIT_IDLE 0x07
33#define DRM_AMDGPU_GEM_VA 0x08
Christopher Ferris05d08e92016-02-04 13:16:38 -080034#define DRM_AMDGPU_WAIT_CS 0x09
35#define DRM_AMDGPU_GEM_OP 0x10
36#define DRM_AMDGPU_GEM_USERPTR 0x11
Christopher Ferris48af7cb2017-02-21 12:35:09 -080037#define DRM_AMDGPU_WAIT_FENCES 0x12
Christopher Ferris1308ad32017-11-14 17:32:13 -080038#define DRM_AMDGPU_VM 0x13
Christopher Ferris934ec942018-01-31 15:29:16 -080039#define DRM_AMDGPU_FENCE_TO_HANDLE 0x14
40#define DRM_AMDGPU_SCHED 0x15
Christopher Ferris05d08e92016-02-04 13:16:38 -080041#define DRM_IOCTL_AMDGPU_GEM_CREATE DRM_IOWR(DRM_COMMAND_BASE + DRM_AMDGPU_GEM_CREATE, union drm_amdgpu_gem_create)
Christopher Ferris05d08e92016-02-04 13:16:38 -080042#define DRM_IOCTL_AMDGPU_GEM_MMAP DRM_IOWR(DRM_COMMAND_BASE + DRM_AMDGPU_GEM_MMAP, union drm_amdgpu_gem_mmap)
Christopher Ferris48af7cb2017-02-21 12:35:09 -080043#define DRM_IOCTL_AMDGPU_CTX DRM_IOWR(DRM_COMMAND_BASE + DRM_AMDGPU_CTX, union drm_amdgpu_ctx)
Christopher Ferris05d08e92016-02-04 13:16:38 -080044#define DRM_IOCTL_AMDGPU_BO_LIST DRM_IOWR(DRM_COMMAND_BASE + DRM_AMDGPU_BO_LIST, union drm_amdgpu_bo_list)
45#define DRM_IOCTL_AMDGPU_CS DRM_IOWR(DRM_COMMAND_BASE + DRM_AMDGPU_CS, union drm_amdgpu_cs)
Christopher Ferris05d08e92016-02-04 13:16:38 -080046#define DRM_IOCTL_AMDGPU_INFO DRM_IOW(DRM_COMMAND_BASE + DRM_AMDGPU_INFO, struct drm_amdgpu_info)
Christopher Ferris48af7cb2017-02-21 12:35:09 -080047#define DRM_IOCTL_AMDGPU_GEM_METADATA DRM_IOWR(DRM_COMMAND_BASE + DRM_AMDGPU_GEM_METADATA, struct drm_amdgpu_gem_metadata)
Christopher Ferris05d08e92016-02-04 13:16:38 -080048#define DRM_IOCTL_AMDGPU_GEM_WAIT_IDLE DRM_IOWR(DRM_COMMAND_BASE + DRM_AMDGPU_GEM_WAIT_IDLE, union drm_amdgpu_gem_wait_idle)
49#define DRM_IOCTL_AMDGPU_GEM_VA DRM_IOW(DRM_COMMAND_BASE + DRM_AMDGPU_GEM_VA, struct drm_amdgpu_gem_va)
Christopher Ferris05d08e92016-02-04 13:16:38 -080050#define DRM_IOCTL_AMDGPU_WAIT_CS DRM_IOWR(DRM_COMMAND_BASE + DRM_AMDGPU_WAIT_CS, union drm_amdgpu_wait_cs)
Christopher Ferris48af7cb2017-02-21 12:35:09 -080051#define DRM_IOCTL_AMDGPU_GEM_OP DRM_IOWR(DRM_COMMAND_BASE + DRM_AMDGPU_GEM_OP, struct drm_amdgpu_gem_op)
Christopher Ferris05d08e92016-02-04 13:16:38 -080052#define DRM_IOCTL_AMDGPU_GEM_USERPTR DRM_IOWR(DRM_COMMAND_BASE + DRM_AMDGPU_GEM_USERPTR, struct drm_amdgpu_gem_userptr)
Christopher Ferris48af7cb2017-02-21 12:35:09 -080053#define DRM_IOCTL_AMDGPU_WAIT_FENCES DRM_IOWR(DRM_COMMAND_BASE + DRM_AMDGPU_WAIT_FENCES, union drm_amdgpu_wait_fences)
Christopher Ferris1308ad32017-11-14 17:32:13 -080054#define DRM_IOCTL_AMDGPU_VM DRM_IOWR(DRM_COMMAND_BASE + DRM_AMDGPU_VM, union drm_amdgpu_vm)
Christopher Ferris934ec942018-01-31 15:29:16 -080055#define DRM_IOCTL_AMDGPU_FENCE_TO_HANDLE DRM_IOWR(DRM_COMMAND_BASE + DRM_AMDGPU_FENCE_TO_HANDLE, union drm_amdgpu_fence_to_handle)
56#define DRM_IOCTL_AMDGPU_SCHED DRM_IOW(DRM_COMMAND_BASE + DRM_AMDGPU_SCHED, union drm_amdgpu_sched)
Christopher Ferris05d08e92016-02-04 13:16:38 -080057#define AMDGPU_GEM_DOMAIN_CPU 0x1
Christopher Ferris05d08e92016-02-04 13:16:38 -080058#define AMDGPU_GEM_DOMAIN_GTT 0x2
59#define AMDGPU_GEM_DOMAIN_VRAM 0x4
60#define AMDGPU_GEM_DOMAIN_GDS 0x8
61#define AMDGPU_GEM_DOMAIN_GWS 0x10
Christopher Ferris05d08e92016-02-04 13:16:38 -080062#define AMDGPU_GEM_DOMAIN_OA 0x20
Christopher Ferris67d1e5e2023-10-31 13:36:37 -070063#define AMDGPU_GEM_DOMAIN_DOORBELL 0x40
64#define AMDGPU_GEM_DOMAIN_MASK (AMDGPU_GEM_DOMAIN_CPU | AMDGPU_GEM_DOMAIN_GTT | AMDGPU_GEM_DOMAIN_VRAM | AMDGPU_GEM_DOMAIN_GDS | AMDGPU_GEM_DOMAIN_GWS | AMDGPU_GEM_DOMAIN_OA | AMDGPU_GEM_DOMAIN_DOORBELL)
Christopher Ferris05d08e92016-02-04 13:16:38 -080065#define AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED (1 << 0)
66#define AMDGPU_GEM_CREATE_NO_CPU_ACCESS (1 << 1)
67#define AMDGPU_GEM_CREATE_CPU_GTT_USWC (1 << 2)
Christopher Ferris6a9755d2017-01-13 14:09:31 -080068#define AMDGPU_GEM_CREATE_VRAM_CLEARED (1 << 3)
Christopher Ferris48af7cb2017-02-21 12:35:09 -080069#define AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS (1 << 5)
Christopher Ferris934ec942018-01-31 15:29:16 -080070#define AMDGPU_GEM_CREATE_VM_ALWAYS_VALID (1 << 6)
71#define AMDGPU_GEM_CREATE_EXPLICIT_SYNC (1 << 7)
Christopher Ferrisaf09c702020-06-01 20:29:29 -070072#define AMDGPU_GEM_CREATE_CP_MQD_GFX9 (1 << 8)
Christopher Ferris9584fa42019-12-09 15:36:13 -080073#define AMDGPU_GEM_CREATE_VRAM_WIPE_ON_RELEASE (1 << 9)
Christopher Ferris8177cdf2020-08-03 11:53:55 -070074#define AMDGPU_GEM_CREATE_ENCRYPTED (1 << 10)
Christopher Ferris3a39c0b2021-09-02 00:03:38 +000075#define AMDGPU_GEM_CREATE_PREEMPTIBLE (1 << 11)
Christopher Ferris80ae69d2022-08-02 16:32:21 -070076#define AMDGPU_GEM_CREATE_DISCARDABLE (1 << 12)
Christopher Ferris8b7fdc92023-02-21 13:36:32 -080077#define AMDGPU_GEM_CREATE_COHERENT (1 << 13)
78#define AMDGPU_GEM_CREATE_UNCACHED (1 << 14)
Christopher Ferris05d08e92016-02-04 13:16:38 -080079struct drm_amdgpu_gem_create_in {
Christopher Ferris106b3a82016-08-24 12:15:38 -070080 __u64 bo_size;
Christopher Ferris106b3a82016-08-24 12:15:38 -070081 __u64 alignment;
82 __u64 domains;
83 __u64 domain_flags;
Christopher Ferris05d08e92016-02-04 13:16:38 -080084};
85struct drm_amdgpu_gem_create_out {
Christopher Ferris106b3a82016-08-24 12:15:38 -070086 __u32 handle;
87 __u32 _pad;
Christopher Ferris05d08e92016-02-04 13:16:38 -080088};
89union drm_amdgpu_gem_create {
90 struct drm_amdgpu_gem_create_in in;
Christopher Ferris05d08e92016-02-04 13:16:38 -080091 struct drm_amdgpu_gem_create_out out;
92};
93#define AMDGPU_BO_LIST_OP_CREATE 0
94#define AMDGPU_BO_LIST_OP_DESTROY 1
Christopher Ferris05d08e92016-02-04 13:16:38 -080095#define AMDGPU_BO_LIST_OP_UPDATE 2
96struct drm_amdgpu_bo_list_in {
Christopher Ferris106b3a82016-08-24 12:15:38 -070097 __u32 operation;
98 __u32 list_handle;
99 __u32 bo_number;
100 __u32 bo_info_size;
Christopher Ferris106b3a82016-08-24 12:15:38 -0700101 __u64 bo_info_ptr;
Christopher Ferris05d08e92016-02-04 13:16:38 -0800102};
Christopher Ferris05d08e92016-02-04 13:16:38 -0800103struct drm_amdgpu_bo_list_entry {
Christopher Ferris106b3a82016-08-24 12:15:38 -0700104 __u32 bo_handle;
Christopher Ferris106b3a82016-08-24 12:15:38 -0700105 __u32 bo_priority;
106};
Christopher Ferris05d08e92016-02-04 13:16:38 -0800107struct drm_amdgpu_bo_list_out {
Christopher Ferris106b3a82016-08-24 12:15:38 -0700108 __u32 list_handle;
Christopher Ferris106b3a82016-08-24 12:15:38 -0700109 __u32 _pad;
110};
Christopher Ferris05d08e92016-02-04 13:16:38 -0800111union drm_amdgpu_bo_list {
112 struct drm_amdgpu_bo_list_in in;
113 struct drm_amdgpu_bo_list_out out;
114};
Christopher Ferris05d08e92016-02-04 13:16:38 -0800115#define AMDGPU_CTX_OP_ALLOC_CTX 1
116#define AMDGPU_CTX_OP_FREE_CTX 2
117#define AMDGPU_CTX_OP_QUERY_STATE 3
Christopher Ferris76a1d452018-06-27 14:12:29 -0700118#define AMDGPU_CTX_OP_QUERY_STATE2 4
Christopher Ferris10a76e62022-06-08 13:31:52 -0700119#define AMDGPU_CTX_OP_GET_STABLE_PSTATE 5
120#define AMDGPU_CTX_OP_SET_STABLE_PSTATE 6
Christopher Ferris05d08e92016-02-04 13:16:38 -0800121#define AMDGPU_CTX_NO_RESET 0
Christopher Ferris05d08e92016-02-04 13:16:38 -0800122#define AMDGPU_CTX_GUILTY_RESET 1
123#define AMDGPU_CTX_INNOCENT_RESET 2
124#define AMDGPU_CTX_UNKNOWN_RESET 3
Christopher Ferris76a1d452018-06-27 14:12:29 -0700125#define AMDGPU_CTX_QUERY2_FLAGS_RESET (1 << 0)
126#define AMDGPU_CTX_QUERY2_FLAGS_VRAMLOST (1 << 1)
127#define AMDGPU_CTX_QUERY2_FLAGS_GUILTY (1 << 2)
Christopher Ferrisaeddbcf2019-07-08 12:45:46 -0700128#define AMDGPU_CTX_QUERY2_FLAGS_RAS_CE (1 << 3)
129#define AMDGPU_CTX_QUERY2_FLAGS_RAS_UE (1 << 4)
Christopher Ferris8666d042023-09-06 14:55:31 -0700130#define AMDGPU_CTX_QUERY2_FLAGS_RESET_IN_PROGRESS (1 << 5)
Christopher Ferris934ec942018-01-31 15:29:16 -0800131#define AMDGPU_CTX_PRIORITY_UNSET - 2048
132#define AMDGPU_CTX_PRIORITY_VERY_LOW - 1023
133#define AMDGPU_CTX_PRIORITY_LOW - 512
134#define AMDGPU_CTX_PRIORITY_NORMAL 0
135#define AMDGPU_CTX_PRIORITY_HIGH 512
136#define AMDGPU_CTX_PRIORITY_VERY_HIGH 1023
Christopher Ferris10a76e62022-06-08 13:31:52 -0700137#define AMDGPU_CTX_STABLE_PSTATE_FLAGS_MASK 0xf
138#define AMDGPU_CTX_STABLE_PSTATE_NONE 0
139#define AMDGPU_CTX_STABLE_PSTATE_STANDARD 1
140#define AMDGPU_CTX_STABLE_PSTATE_MIN_SCLK 2
141#define AMDGPU_CTX_STABLE_PSTATE_MIN_MCLK 3
142#define AMDGPU_CTX_STABLE_PSTATE_PEAK 4
Christopher Ferris05d08e92016-02-04 13:16:38 -0800143struct drm_amdgpu_ctx_in {
Christopher Ferris106b3a82016-08-24 12:15:38 -0700144 __u32 op;
145 __u32 flags;
Christopher Ferris106b3a82016-08-24 12:15:38 -0700146 __u32 ctx_id;
Christopher Ferris934ec942018-01-31 15:29:16 -0800147 __s32 priority;
Christopher Ferris05d08e92016-02-04 13:16:38 -0800148};
149union drm_amdgpu_ctx_out {
Christopher Ferris106b3a82016-08-24 12:15:38 -0700150 struct {
151 __u32 ctx_id;
152 __u32 _pad;
Christopher Ferris05d08e92016-02-04 13:16:38 -0800153 } alloc;
Christopher Ferris106b3a82016-08-24 12:15:38 -0700154 struct {
155 __u64 flags;
156 __u32 hangs;
157 __u32 reset_status;
Christopher Ferris05d08e92016-02-04 13:16:38 -0800158 } state;
Christopher Ferris10a76e62022-06-08 13:31:52 -0700159 struct {
160 __u32 flags;
161 __u32 _pad;
162 } pstate;
Christopher Ferris05d08e92016-02-04 13:16:38 -0800163};
Christopher Ferris05d08e92016-02-04 13:16:38 -0800164union drm_amdgpu_ctx {
165 struct drm_amdgpu_ctx_in in;
166 union drm_amdgpu_ctx_out out;
167};
Christopher Ferris1308ad32017-11-14 17:32:13 -0800168#define AMDGPU_VM_OP_RESERVE_VMID 1
169#define AMDGPU_VM_OP_UNRESERVE_VMID 2
170struct drm_amdgpu_vm_in {
171 __u32 op;
172 __u32 flags;
173};
174struct drm_amdgpu_vm_out {
175 __u64 flags;
176};
177union drm_amdgpu_vm {
178 struct drm_amdgpu_vm_in in;
179 struct drm_amdgpu_vm_out out;
180};
Christopher Ferris934ec942018-01-31 15:29:16 -0800181#define AMDGPU_SCHED_OP_PROCESS_PRIORITY_OVERRIDE 1
Christopher Ferris24f97eb2019-05-20 12:58:13 -0700182#define AMDGPU_SCHED_OP_CONTEXT_PRIORITY_OVERRIDE 2
Christopher Ferris934ec942018-01-31 15:29:16 -0800183struct drm_amdgpu_sched_in {
184 __u32 op;
185 __u32 fd;
186 __s32 priority;
Christopher Ferris24f97eb2019-05-20 12:58:13 -0700187 __u32 ctx_id;
Christopher Ferris934ec942018-01-31 15:29:16 -0800188};
189union drm_amdgpu_sched {
190 struct drm_amdgpu_sched_in in;
191};
Christopher Ferris05d08e92016-02-04 13:16:38 -0800192#define AMDGPU_GEM_USERPTR_READONLY (1 << 0)
193#define AMDGPU_GEM_USERPTR_ANONONLY (1 << 1)
194#define AMDGPU_GEM_USERPTR_VALIDATE (1 << 2)
195#define AMDGPU_GEM_USERPTR_REGISTER (1 << 3)
Christopher Ferris05d08e92016-02-04 13:16:38 -0800196struct drm_amdgpu_gem_userptr {
Christopher Ferris106b3a82016-08-24 12:15:38 -0700197 __u64 addr;
Christopher Ferris106b3a82016-08-24 12:15:38 -0700198 __u64 size;
199 __u32 flags;
200 __u32 handle;
Christopher Ferris05d08e92016-02-04 13:16:38 -0800201};
202#define AMDGPU_TILING_ARRAY_MODE_SHIFT 0
203#define AMDGPU_TILING_ARRAY_MODE_MASK 0xf
Christopher Ferris05d08e92016-02-04 13:16:38 -0800204#define AMDGPU_TILING_PIPE_CONFIG_SHIFT 4
205#define AMDGPU_TILING_PIPE_CONFIG_MASK 0x1f
206#define AMDGPU_TILING_TILE_SPLIT_SHIFT 9
207#define AMDGPU_TILING_TILE_SPLIT_MASK 0x7
Christopher Ferris05d08e92016-02-04 13:16:38 -0800208#define AMDGPU_TILING_MICRO_TILE_MODE_SHIFT 12
209#define AMDGPU_TILING_MICRO_TILE_MODE_MASK 0x7
210#define AMDGPU_TILING_BANK_WIDTH_SHIFT 15
211#define AMDGPU_TILING_BANK_WIDTH_MASK 0x3
Christopher Ferris05d08e92016-02-04 13:16:38 -0800212#define AMDGPU_TILING_BANK_HEIGHT_SHIFT 17
213#define AMDGPU_TILING_BANK_HEIGHT_MASK 0x3
214#define AMDGPU_TILING_MACRO_TILE_ASPECT_SHIFT 19
215#define AMDGPU_TILING_MACRO_TILE_ASPECT_MASK 0x3
Christopher Ferris05d08e92016-02-04 13:16:38 -0800216#define AMDGPU_TILING_NUM_BANKS_SHIFT 21
217#define AMDGPU_TILING_NUM_BANKS_MASK 0x3
Christopher Ferris525ce912017-07-26 13:12:53 -0700218#define AMDGPU_TILING_SWIZZLE_MODE_SHIFT 0
219#define AMDGPU_TILING_SWIZZLE_MODE_MASK 0x1f
Christopher Ferrisd842e432019-03-07 10:21:59 -0800220#define AMDGPU_TILING_DCC_OFFSET_256B_SHIFT 5
221#define AMDGPU_TILING_DCC_OFFSET_256B_MASK 0xFFFFFF
222#define AMDGPU_TILING_DCC_PITCH_MAX_SHIFT 29
223#define AMDGPU_TILING_DCC_PITCH_MAX_MASK 0x3FFF
224#define AMDGPU_TILING_DCC_INDEPENDENT_64B_SHIFT 43
225#define AMDGPU_TILING_DCC_INDEPENDENT_64B_MASK 0x1
Christopher Ferrisaf09c702020-06-01 20:29:29 -0700226#define AMDGPU_TILING_DCC_INDEPENDENT_128B_SHIFT 44
227#define AMDGPU_TILING_DCC_INDEPENDENT_128B_MASK 0x1
228#define AMDGPU_TILING_SCANOUT_SHIFT 63
229#define AMDGPU_TILING_SCANOUT_MASK 0x1
Christopher Ferris525ce912017-07-26 13:12:53 -0700230#define AMDGPU_TILING_SET(field,value) (((__u64) (value) & AMDGPU_TILING_ ##field ##_MASK) << AMDGPU_TILING_ ##field ##_SHIFT)
231#define AMDGPU_TILING_GET(value,field) (((__u64) (value) >> AMDGPU_TILING_ ##field ##_SHIFT) & AMDGPU_TILING_ ##field ##_MASK)
Christopher Ferris05d08e92016-02-04 13:16:38 -0800232#define AMDGPU_GEM_METADATA_OP_SET_METADATA 1
233#define AMDGPU_GEM_METADATA_OP_GET_METADATA 2
234struct drm_amdgpu_gem_metadata {
Christopher Ferris106b3a82016-08-24 12:15:38 -0700235 __u32 handle;
236 __u32 op;
Christopher Ferris05d08e92016-02-04 13:16:38 -0800237 struct {
Christopher Ferris106b3a82016-08-24 12:15:38 -0700238 __u64 flags;
239 __u64 tiling_info;
240 __u32 data_size_bytes;
241 __u32 data[64];
Christopher Ferris05d08e92016-02-04 13:16:38 -0800242 } data;
243};
Christopher Ferris05d08e92016-02-04 13:16:38 -0800244struct drm_amdgpu_gem_mmap_in {
Christopher Ferris106b3a82016-08-24 12:15:38 -0700245 __u32 handle;
Christopher Ferris106b3a82016-08-24 12:15:38 -0700246 __u32 _pad;
247};
Christopher Ferris05d08e92016-02-04 13:16:38 -0800248struct drm_amdgpu_gem_mmap_out {
Christopher Ferris106b3a82016-08-24 12:15:38 -0700249 __u64 addr_ptr;
Christopher Ferris05d08e92016-02-04 13:16:38 -0800250};
251union drm_amdgpu_gem_mmap {
Christopher Ferris05d08e92016-02-04 13:16:38 -0800252 struct drm_amdgpu_gem_mmap_in in;
253 struct drm_amdgpu_gem_mmap_out out;
254};
255struct drm_amdgpu_gem_wait_idle_in {
Christopher Ferris106b3a82016-08-24 12:15:38 -0700256 __u32 handle;
257 __u32 flags;
Christopher Ferris106b3a82016-08-24 12:15:38 -0700258 __u64 timeout;
Christopher Ferris05d08e92016-02-04 13:16:38 -0800259};
Christopher Ferris05d08e92016-02-04 13:16:38 -0800260struct drm_amdgpu_gem_wait_idle_out {
Christopher Ferris106b3a82016-08-24 12:15:38 -0700261 __u32 status;
Christopher Ferris106b3a82016-08-24 12:15:38 -0700262 __u32 domain;
263};
Christopher Ferris05d08e92016-02-04 13:16:38 -0800264union drm_amdgpu_gem_wait_idle {
265 struct drm_amdgpu_gem_wait_idle_in in;
266 struct drm_amdgpu_gem_wait_idle_out out;
267};
Christopher Ferris05d08e92016-02-04 13:16:38 -0800268struct drm_amdgpu_wait_cs_in {
Christopher Ferris106b3a82016-08-24 12:15:38 -0700269 __u64 handle;
Christopher Ferris106b3a82016-08-24 12:15:38 -0700270 __u64 timeout;
271 __u32 ip_type;
272 __u32 ip_instance;
273 __u32 ring;
Christopher Ferris106b3a82016-08-24 12:15:38 -0700274 __u32 ctx_id;
Christopher Ferris05d08e92016-02-04 13:16:38 -0800275};
Christopher Ferris05d08e92016-02-04 13:16:38 -0800276struct drm_amdgpu_wait_cs_out {
Christopher Ferris106b3a82016-08-24 12:15:38 -0700277 __u64 status;
Christopher Ferris05d08e92016-02-04 13:16:38 -0800278};
279union drm_amdgpu_wait_cs {
Christopher Ferris05d08e92016-02-04 13:16:38 -0800280 struct drm_amdgpu_wait_cs_in in;
281 struct drm_amdgpu_wait_cs_out out;
282};
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800283struct drm_amdgpu_fence {
284 __u32 ctx_id;
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800285 __u32 ip_type;
286 __u32 ip_instance;
287 __u32 ring;
288 __u64 seq_no;
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800289};
290struct drm_amdgpu_wait_fences_in {
291 __u64 fences;
292 __u32 fence_count;
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800293 __u32 wait_all;
294 __u64 timeout_ns;
295};
296struct drm_amdgpu_wait_fences_out {
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800297 __u32 status;
298 __u32 first_signaled;
299};
300union drm_amdgpu_wait_fences {
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800301 struct drm_amdgpu_wait_fences_in in;
302 struct drm_amdgpu_wait_fences_out out;
303};
Christopher Ferris05d08e92016-02-04 13:16:38 -0800304#define AMDGPU_GEM_OP_GET_GEM_CREATE_INFO 0
Christopher Ferris05d08e92016-02-04 13:16:38 -0800305#define AMDGPU_GEM_OP_SET_PLACEMENT 1
306struct drm_amdgpu_gem_op {
Christopher Ferris106b3a82016-08-24 12:15:38 -0700307 __u32 handle;
308 __u32 op;
309 __u64 value;
Christopher Ferris05d08e92016-02-04 13:16:38 -0800310};
311#define AMDGPU_VA_OP_MAP 1
312#define AMDGPU_VA_OP_UNMAP 2
Christopher Ferris525ce912017-07-26 13:12:53 -0700313#define AMDGPU_VA_OP_CLEAR 3
314#define AMDGPU_VA_OP_REPLACE 4
Christopher Ferris05d08e92016-02-04 13:16:38 -0800315#define AMDGPU_VM_DELAY_UPDATE (1 << 0)
316#define AMDGPU_VM_PAGE_READABLE (1 << 1)
317#define AMDGPU_VM_PAGE_WRITEABLE (1 << 2)
318#define AMDGPU_VM_PAGE_EXECUTABLE (1 << 3)
Christopher Ferris525ce912017-07-26 13:12:53 -0700319#define AMDGPU_VM_PAGE_PRT (1 << 4)
320#define AMDGPU_VM_MTYPE_MASK (0xf << 5)
321#define AMDGPU_VM_MTYPE_DEFAULT (0 << 5)
322#define AMDGPU_VM_MTYPE_NC (1 << 5)
323#define AMDGPU_VM_MTYPE_WC (2 << 5)
324#define AMDGPU_VM_MTYPE_CC (3 << 5)
325#define AMDGPU_VM_MTYPE_UC (4 << 5)
Christopher Ferrisd32ca142020-02-04 16:16:51 -0800326#define AMDGPU_VM_MTYPE_RW (5 << 5)
Christopher Ferris80ae69d2022-08-02 16:32:21 -0700327#define AMDGPU_VM_PAGE_NOALLOC (1 << 9)
Christopher Ferris05d08e92016-02-04 13:16:38 -0800328struct drm_amdgpu_gem_va {
Christopher Ferris106b3a82016-08-24 12:15:38 -0700329 __u32 handle;
Christopher Ferris106b3a82016-08-24 12:15:38 -0700330 __u32 _pad;
331 __u32 operation;
332 __u32 flags;
333 __u64 va_address;
Christopher Ferris106b3a82016-08-24 12:15:38 -0700334 __u64 offset_in_bo;
335 __u64 map_size;
Christopher Ferris05d08e92016-02-04 13:16:38 -0800336};
337#define AMDGPU_HW_IP_GFX 0
338#define AMDGPU_HW_IP_COMPUTE 1
339#define AMDGPU_HW_IP_DMA 2
Christopher Ferris05d08e92016-02-04 13:16:38 -0800340#define AMDGPU_HW_IP_UVD 3
341#define AMDGPU_HW_IP_VCE 4
Christopher Ferris525ce912017-07-26 13:12:53 -0700342#define AMDGPU_HW_IP_UVD_ENC 5
Christopher Ferris1308ad32017-11-14 17:32:13 -0800343#define AMDGPU_HW_IP_VCN_DEC 6
344#define AMDGPU_HW_IP_VCN_ENC 7
Christopher Ferris9ce28842018-10-25 12:11:39 -0700345#define AMDGPU_HW_IP_VCN_JPEG 8
346#define AMDGPU_HW_IP_NUM 9
Christopher Ferris05d08e92016-02-04 13:16:38 -0800347#define AMDGPU_HW_IP_INSTANCE_MAX_COUNT 1
Christopher Ferris05d08e92016-02-04 13:16:38 -0800348#define AMDGPU_CHUNK_ID_IB 0x01
349#define AMDGPU_CHUNK_ID_FENCE 0x02
350#define AMDGPU_CHUNK_ID_DEPENDENCIES 0x03
Christopher Ferris1308ad32017-11-14 17:32:13 -0800351#define AMDGPU_CHUNK_ID_SYNCOBJ_IN 0x04
352#define AMDGPU_CHUNK_ID_SYNCOBJ_OUT 0x05
Christopher Ferris9ce28842018-10-25 12:11:39 -0700353#define AMDGPU_CHUNK_ID_BO_HANDLES 0x06
Christopher Ferris24f97eb2019-05-20 12:58:13 -0700354#define AMDGPU_CHUNK_ID_SCHEDULED_DEPENDENCIES 0x07
Christopher Ferrisaeddbcf2019-07-08 12:45:46 -0700355#define AMDGPU_CHUNK_ID_SYNCOBJ_TIMELINE_WAIT 0x08
356#define AMDGPU_CHUNK_ID_SYNCOBJ_TIMELINE_SIGNAL 0x09
Christopher Ferris8666d042023-09-06 14:55:31 -0700357#define AMDGPU_CHUNK_ID_CP_GFX_SHADOW 0x0a
Christopher Ferris05d08e92016-02-04 13:16:38 -0800358struct drm_amdgpu_cs_chunk {
Christopher Ferris106b3a82016-08-24 12:15:38 -0700359 __u32 chunk_id;
360 __u32 length_dw;
Christopher Ferris106b3a82016-08-24 12:15:38 -0700361 __u64 chunk_data;
Christopher Ferris05d08e92016-02-04 13:16:38 -0800362};
Christopher Ferris05d08e92016-02-04 13:16:38 -0800363struct drm_amdgpu_cs_in {
Christopher Ferris106b3a82016-08-24 12:15:38 -0700364 __u32 ctx_id;
Christopher Ferris106b3a82016-08-24 12:15:38 -0700365 __u32 bo_list_handle;
366 __u32 num_chunks;
Christopher Ferris8177cdf2020-08-03 11:53:55 -0700367 __u32 flags;
Christopher Ferris106b3a82016-08-24 12:15:38 -0700368 __u64 chunks;
Christopher Ferris05d08e92016-02-04 13:16:38 -0800369};
370struct drm_amdgpu_cs_out {
Christopher Ferris106b3a82016-08-24 12:15:38 -0700371 __u64 handle;
Christopher Ferris05d08e92016-02-04 13:16:38 -0800372};
373union drm_amdgpu_cs {
374 struct drm_amdgpu_cs_in in;
Christopher Ferris05d08e92016-02-04 13:16:38 -0800375 struct drm_amdgpu_cs_out out;
376};
377#define AMDGPU_IB_FLAG_CE (1 << 0)
378#define AMDGPU_IB_FLAG_PREAMBLE (1 << 1)
Christopher Ferris525ce912017-07-26 13:12:53 -0700379#define AMDGPU_IB_FLAG_PREEMPT (1 << 2)
Christopher Ferris9ce28842018-10-25 12:11:39 -0700380#define AMDGPU_IB_FLAG_TC_WB_NOT_INVALIDATE (1 << 3)
Christopher Ferris24f97eb2019-05-20 12:58:13 -0700381#define AMDGPU_IB_FLAG_RESET_GDS_MAX_WAVE_ID (1 << 4)
Christopher Ferris8177cdf2020-08-03 11:53:55 -0700382#define AMDGPU_IB_FLAGS_SECURE (1 << 5)
383#define AMDGPU_IB_FLAG_EMIT_MEM_SYNC (1 << 6)
Christopher Ferris05d08e92016-02-04 13:16:38 -0800384struct drm_amdgpu_cs_chunk_ib {
Christopher Ferris106b3a82016-08-24 12:15:38 -0700385 __u32 _pad;
Christopher Ferris106b3a82016-08-24 12:15:38 -0700386 __u32 flags;
387 __u64 va_start;
388 __u32 ib_bytes;
389 __u32 ip_type;
Christopher Ferris106b3a82016-08-24 12:15:38 -0700390 __u32 ip_instance;
391 __u32 ring;
Christopher Ferris05d08e92016-02-04 13:16:38 -0800392};
393struct drm_amdgpu_cs_chunk_dep {
Christopher Ferris106b3a82016-08-24 12:15:38 -0700394 __u32 ip_type;
395 __u32 ip_instance;
396 __u32 ring;
397 __u32 ctx_id;
Christopher Ferris106b3a82016-08-24 12:15:38 -0700398 __u64 handle;
Christopher Ferris05d08e92016-02-04 13:16:38 -0800399};
Christopher Ferris05d08e92016-02-04 13:16:38 -0800400struct drm_amdgpu_cs_chunk_fence {
Christopher Ferris106b3a82016-08-24 12:15:38 -0700401 __u32 handle;
Christopher Ferris106b3a82016-08-24 12:15:38 -0700402 __u32 offset;
403};
Christopher Ferris1308ad32017-11-14 17:32:13 -0800404struct drm_amdgpu_cs_chunk_sem {
405 __u32 handle;
406};
Christopher Ferrisaeddbcf2019-07-08 12:45:46 -0700407struct drm_amdgpu_cs_chunk_syncobj {
408 __u32 handle;
409 __u32 flags;
410 __u64 point;
411};
Christopher Ferris934ec942018-01-31 15:29:16 -0800412#define AMDGPU_FENCE_TO_HANDLE_GET_SYNCOBJ 0
413#define AMDGPU_FENCE_TO_HANDLE_GET_SYNCOBJ_FD 1
414#define AMDGPU_FENCE_TO_HANDLE_GET_SYNC_FILE_FD 2
415union drm_amdgpu_fence_to_handle {
416 struct {
417 struct drm_amdgpu_fence fence;
418 __u32 what;
419 __u32 pad;
420 } in;
421 struct {
422 __u32 handle;
423 } out;
424};
Christopher Ferris05d08e92016-02-04 13:16:38 -0800425struct drm_amdgpu_cs_chunk_data {
426 union {
427 struct drm_amdgpu_cs_chunk_ib ib_data;
428 struct drm_amdgpu_cs_chunk_fence fence_data;
Christopher Ferris05d08e92016-02-04 13:16:38 -0800429 };
430};
Christopher Ferris8666d042023-09-06 14:55:31 -0700431#define AMDGPU_CS_CHUNK_CP_GFX_SHADOW_FLAGS_INIT_SHADOW 0x1
432struct drm_amdgpu_cs_chunk_cp_gfx_shadow {
433 __u64 shadow_va;
434 __u64 csa_va;
435 __u64 gds_va;
436 __u64 flags;
437};
Christopher Ferris05d08e92016-02-04 13:16:38 -0800438#define AMDGPU_IDS_FLAGS_FUSION 0x1
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800439#define AMDGPU_IDS_FLAGS_PREEMPTION 0x2
Christopher Ferris32ff3f82020-12-14 13:10:04 -0800440#define AMDGPU_IDS_FLAGS_TMZ 0x4
Christopher Ferrisb7cef6d2023-05-09 19:04:15 +0000441#define AMDGPU_IDS_FLAGS_CONFORMANT_TRUNC_COORD 0x8
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800442#define AMDGPU_INFO_ACCEL_WORKING 0x00
Christopher Ferris05d08e92016-02-04 13:16:38 -0800443#define AMDGPU_INFO_CRTC_FROM_ID 0x01
444#define AMDGPU_INFO_HW_IP_INFO 0x02
445#define AMDGPU_INFO_HW_IP_COUNT 0x03
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800446#define AMDGPU_INFO_TIMESTAMP 0x05
Christopher Ferris05d08e92016-02-04 13:16:38 -0800447#define AMDGPU_INFO_FW_VERSION 0x0e
448#define AMDGPU_INFO_FW_VCE 0x1
449#define AMDGPU_INFO_FW_UVD 0x2
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800450#define AMDGPU_INFO_FW_GMC 0x03
Christopher Ferris05d08e92016-02-04 13:16:38 -0800451#define AMDGPU_INFO_FW_GFX_ME 0x04
452#define AMDGPU_INFO_FW_GFX_PFP 0x05
453#define AMDGPU_INFO_FW_GFX_CE 0x06
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800454#define AMDGPU_INFO_FW_GFX_RLC 0x07
Christopher Ferris05d08e92016-02-04 13:16:38 -0800455#define AMDGPU_INFO_FW_GFX_MEC 0x08
456#define AMDGPU_INFO_FW_SMC 0x0a
457#define AMDGPU_INFO_FW_SDMA 0x0b
Christopher Ferris525ce912017-07-26 13:12:53 -0700458#define AMDGPU_INFO_FW_SOS 0x0c
459#define AMDGPU_INFO_FW_ASD 0x0d
Christopher Ferris76a1d452018-06-27 14:12:29 -0700460#define AMDGPU_INFO_FW_VCN 0x0e
Christopher Ferris9ce28842018-10-25 12:11:39 -0700461#define AMDGPU_INFO_FW_GFX_RLC_RESTORE_LIST_CNTL 0x0f
462#define AMDGPU_INFO_FW_GFX_RLC_RESTORE_LIST_GPM_MEM 0x10
463#define AMDGPU_INFO_FW_GFX_RLC_RESTORE_LIST_SRM_MEM 0x11
Christopher Ferris86a48372019-01-10 14:14:59 -0800464#define AMDGPU_INFO_FW_DMCU 0x12
Christopher Ferrisaeddbcf2019-07-08 12:45:46 -0700465#define AMDGPU_INFO_FW_TA 0x13
Christopher Ferrisbb9fcb42020-04-06 11:38:04 -0700466#define AMDGPU_INFO_FW_DMCUB 0x14
Christopher Ferris05667cd2021-02-16 16:01:34 -0800467#define AMDGPU_INFO_FW_TOC 0x15
Christopher Ferris10a76e62022-06-08 13:31:52 -0700468#define AMDGPU_INFO_FW_CAP 0x16
Christopher Ferris6cd53a52022-12-12 23:39:16 +0000469#define AMDGPU_INFO_FW_GFX_RLCP 0x17
470#define AMDGPU_INFO_FW_GFX_RLCV 0x18
471#define AMDGPU_INFO_FW_MES_KIQ 0x19
472#define AMDGPU_INFO_FW_MES 0x1a
473#define AMDGPU_INFO_FW_IMU 0x1b
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800474#define AMDGPU_INFO_NUM_BYTES_MOVED 0x0f
Christopher Ferris05d08e92016-02-04 13:16:38 -0800475#define AMDGPU_INFO_VRAM_USAGE 0x10
476#define AMDGPU_INFO_GTT_USAGE 0x11
477#define AMDGPU_INFO_GDS_CONFIG 0x13
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800478#define AMDGPU_INFO_VRAM_GTT 0x14
Christopher Ferris05d08e92016-02-04 13:16:38 -0800479#define AMDGPU_INFO_READ_MMR_REG 0x15
480#define AMDGPU_INFO_DEV_INFO 0x16
481#define AMDGPU_INFO_VIS_VRAM_USAGE 0x17
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800482#define AMDGPU_INFO_NUM_EVICTIONS 0x18
483#define AMDGPU_INFO_MEMORY 0x19
484#define AMDGPU_INFO_VCE_CLOCK_TABLE 0x1A
485#define AMDGPU_INFO_VBIOS 0x1B
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800486#define AMDGPU_INFO_VBIOS_SIZE 0x1
487#define AMDGPU_INFO_VBIOS_IMAGE 0x2
Christopher Ferris3a39c0b2021-09-02 00:03:38 +0000488#define AMDGPU_INFO_VBIOS_INFO 0x3
Christopher Ferris525ce912017-07-26 13:12:53 -0700489#define AMDGPU_INFO_NUM_HANDLES 0x1C
490#define AMDGPU_INFO_SENSOR 0x1D
491#define AMDGPU_INFO_SENSOR_GFX_SCLK 0x1
492#define AMDGPU_INFO_SENSOR_GFX_MCLK 0x2
493#define AMDGPU_INFO_SENSOR_GPU_TEMP 0x3
494#define AMDGPU_INFO_SENSOR_GPU_LOAD 0x4
495#define AMDGPU_INFO_SENSOR_GPU_AVG_POWER 0x5
496#define AMDGPU_INFO_SENSOR_VDDNB 0x6
497#define AMDGPU_INFO_SENSOR_VDDGFX 0x7
Christopher Ferris76a1d452018-06-27 14:12:29 -0700498#define AMDGPU_INFO_SENSOR_STABLE_PSTATE_GFX_SCLK 0x8
499#define AMDGPU_INFO_SENSOR_STABLE_PSTATE_GFX_MCLK 0x9
Christopher Ferrisb7cef6d2023-05-09 19:04:15 +0000500#define AMDGPU_INFO_SENSOR_PEAK_PSTATE_GFX_SCLK 0xa
501#define AMDGPU_INFO_SENSOR_PEAK_PSTATE_GFX_MCLK 0xb
Christopher Ferris1308ad32017-11-14 17:32:13 -0800502#define AMDGPU_INFO_NUM_VRAM_CPU_PAGE_FAULTS 0x1E
Christopher Ferris934ec942018-01-31 15:29:16 -0800503#define AMDGPU_INFO_VRAM_LOST_COUNTER 0x1F
Christopher Ferrisaeddbcf2019-07-08 12:45:46 -0700504#define AMDGPU_INFO_RAS_ENABLED_FEATURES 0x20
505#define AMDGPU_INFO_RAS_ENABLED_UMC (1 << 0)
506#define AMDGPU_INFO_RAS_ENABLED_SDMA (1 << 1)
507#define AMDGPU_INFO_RAS_ENABLED_GFX (1 << 2)
508#define AMDGPU_INFO_RAS_ENABLED_MMHUB (1 << 3)
509#define AMDGPU_INFO_RAS_ENABLED_ATHUB (1 << 4)
510#define AMDGPU_INFO_RAS_ENABLED_PCIE (1 << 5)
511#define AMDGPU_INFO_RAS_ENABLED_HDP (1 << 6)
512#define AMDGPU_INFO_RAS_ENABLED_XGMI (1 << 7)
513#define AMDGPU_INFO_RAS_ENABLED_DF (1 << 8)
514#define AMDGPU_INFO_RAS_ENABLED_SMN (1 << 9)
515#define AMDGPU_INFO_RAS_ENABLED_SEM (1 << 10)
516#define AMDGPU_INFO_RAS_ENABLED_MP0 (1 << 11)
517#define AMDGPU_INFO_RAS_ENABLED_MP1 (1 << 12)
518#define AMDGPU_INFO_RAS_ENABLED_FUSE (1 << 13)
Christopher Ferrisa4792612022-01-10 13:51:15 -0800519#define AMDGPU_INFO_VIDEO_CAPS 0x21
520#define AMDGPU_INFO_VIDEO_CAPS_DECODE 0
521#define AMDGPU_INFO_VIDEO_CAPS_ENCODE 1
Christopher Ferris8666d042023-09-06 14:55:31 -0700522#define AMDGPU_INFO_MAX_IBS 0x22
Christopher Ferris05d08e92016-02-04 13:16:38 -0800523#define AMDGPU_INFO_MMR_SE_INDEX_SHIFT 0
Christopher Ferris05d08e92016-02-04 13:16:38 -0800524#define AMDGPU_INFO_MMR_SE_INDEX_MASK 0xff
525#define AMDGPU_INFO_MMR_SH_INDEX_SHIFT 8
526#define AMDGPU_INFO_MMR_SH_INDEX_MASK 0xff
Christopher Ferris49f525c2016-12-12 14:55:36 -0800527struct drm_amdgpu_query_fw {
528 __u32 fw_type;
529 __u32 ip_instance;
Christopher Ferris49f525c2016-12-12 14:55:36 -0800530 __u32 index;
531 __u32 _pad;
532};
Christopher Ferris05d08e92016-02-04 13:16:38 -0800533struct drm_amdgpu_info {
Christopher Ferris106b3a82016-08-24 12:15:38 -0700534 __u64 return_pointer;
535 __u32 return_size;
Christopher Ferris106b3a82016-08-24 12:15:38 -0700536 __u32 query;
Christopher Ferris05d08e92016-02-04 13:16:38 -0800537 union {
Christopher Ferris05d08e92016-02-04 13:16:38 -0800538 struct {
Christopher Ferris106b3a82016-08-24 12:15:38 -0700539 __u32 id;
Christopher Ferris106b3a82016-08-24 12:15:38 -0700540 __u32 _pad;
Christopher Ferris05d08e92016-02-04 13:16:38 -0800541 } mode_crtc;
Christopher Ferris05d08e92016-02-04 13:16:38 -0800542 struct {
Christopher Ferris106b3a82016-08-24 12:15:38 -0700543 __u32 type;
Christopher Ferris106b3a82016-08-24 12:15:38 -0700544 __u32 ip_instance;
Christopher Ferris05d08e92016-02-04 13:16:38 -0800545 } query_hw_ip;
Christopher Ferris05d08e92016-02-04 13:16:38 -0800546 struct {
Christopher Ferris106b3a82016-08-24 12:15:38 -0700547 __u32 dword_offset;
Christopher Ferris106b3a82016-08-24 12:15:38 -0700548 __u32 count;
549 __u32 instance;
550 __u32 flags;
Christopher Ferris05d08e92016-02-04 13:16:38 -0800551 } read_mmr_reg;
Christopher Ferris49f525c2016-12-12 14:55:36 -0800552 struct drm_amdgpu_query_fw query_fw;
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800553 struct {
554 __u32 type;
555 __u32 offset;
556 } vbios_info;
Christopher Ferris525ce912017-07-26 13:12:53 -0700557 struct {
558 __u32 type;
559 } sensor_info;
Christopher Ferrisfcc3b4f2021-07-01 01:30:21 +0000560 struct {
561 __u32 type;
562 } video_cap;
Christopher Ferris05d08e92016-02-04 13:16:38 -0800563 };
Christopher Ferris49f525c2016-12-12 14:55:36 -0800564};
Christopher Ferris05d08e92016-02-04 13:16:38 -0800565struct drm_amdgpu_info_gds {
Christopher Ferris106b3a82016-08-24 12:15:38 -0700566 __u32 gds_gfx_partition_size;
567 __u32 compute_partition_size;
Christopher Ferris49f525c2016-12-12 14:55:36 -0800568 __u32 gds_total_size;
Christopher Ferris106b3a82016-08-24 12:15:38 -0700569 __u32 gws_per_gfx_partition;
570 __u32 gws_per_compute_partition;
571 __u32 oa_per_gfx_partition;
Christopher Ferris49f525c2016-12-12 14:55:36 -0800572 __u32 oa_per_compute_partition;
Christopher Ferris106b3a82016-08-24 12:15:38 -0700573 __u32 _pad;
Christopher Ferris05d08e92016-02-04 13:16:38 -0800574};
Christopher Ferris05d08e92016-02-04 13:16:38 -0800575struct drm_amdgpu_info_vram_gtt {
Christopher Ferris49f525c2016-12-12 14:55:36 -0800576 __u64 vram_size;
Christopher Ferris106b3a82016-08-24 12:15:38 -0700577 __u64 vram_cpu_accessible_size;
578 __u64 gtt_size;
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800579};
580struct drm_amdgpu_heap_info {
581 __u64 total_heap_size;
582 __u64 usable_heap_size;
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800583 __u64 heap_usage;
584 __u64 max_allocation;
585};
586struct drm_amdgpu_memory_info {
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800587 struct drm_amdgpu_heap_info vram;
588 struct drm_amdgpu_heap_info cpu_accessible_vram;
589 struct drm_amdgpu_heap_info gtt;
590};
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800591struct drm_amdgpu_info_firmware {
Christopher Ferris106b3a82016-08-24 12:15:38 -0700592 __u32 ver;
593 __u32 feature;
Christopher Ferris05d08e92016-02-04 13:16:38 -0800594};
Christopher Ferris3a39c0b2021-09-02 00:03:38 +0000595struct drm_amdgpu_info_vbios {
596 __u8 name[64];
597 __u8 vbios_pn[64];
598 __u32 version;
599 __u32 pad;
600 __u8 vbios_ver_str[32];
601 __u8 date[32];
602};
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800603#define AMDGPU_VRAM_TYPE_UNKNOWN 0
Christopher Ferris05d08e92016-02-04 13:16:38 -0800604#define AMDGPU_VRAM_TYPE_GDDR1 1
605#define AMDGPU_VRAM_TYPE_DDR2 2
Christopher Ferris05d08e92016-02-04 13:16:38 -0800606#define AMDGPU_VRAM_TYPE_GDDR3 3
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800607#define AMDGPU_VRAM_TYPE_GDDR4 4
Christopher Ferris05d08e92016-02-04 13:16:38 -0800608#define AMDGPU_VRAM_TYPE_GDDR5 5
609#define AMDGPU_VRAM_TYPE_HBM 6
Christopher Ferris05d08e92016-02-04 13:16:38 -0800610#define AMDGPU_VRAM_TYPE_DDR3 7
Christopher Ferris76a1d452018-06-27 14:12:29 -0700611#define AMDGPU_VRAM_TYPE_DDR4 8
Christopher Ferrisb8a95e22019-10-02 18:29:20 -0700612#define AMDGPU_VRAM_TYPE_GDDR6 9
Christopher Ferris05667cd2021-02-16 16:01:34 -0800613#define AMDGPU_VRAM_TYPE_DDR5 10
Christopher Ferris80ae69d2022-08-02 16:32:21 -0700614#define AMDGPU_VRAM_TYPE_LPDDR4 11
615#define AMDGPU_VRAM_TYPE_LPDDR5 12
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800616struct drm_amdgpu_info_device {
Christopher Ferris106b3a82016-08-24 12:15:38 -0700617 __u32 device_id;
618 __u32 chip_rev;
619 __u32 external_rev;
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800620 __u32 pci_rev;
Christopher Ferris106b3a82016-08-24 12:15:38 -0700621 __u32 family;
622 __u32 num_shader_engines;
623 __u32 num_shader_arrays_per_engine;
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800624 __u32 gpu_counter_freq;
Christopher Ferris106b3a82016-08-24 12:15:38 -0700625 __u64 max_engine_clock;
626 __u64 max_memory_clock;
627 __u32 cu_active_number;
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800628 __u32 cu_ao_mask;
Christopher Ferris106b3a82016-08-24 12:15:38 -0700629 __u32 cu_bitmap[4][4];
630 __u32 enabled_rb_pipes_mask;
631 __u32 num_rb_pipes;
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800632 __u32 num_hw_gfx_contexts;
Christopher Ferrisb7cef6d2023-05-09 19:04:15 +0000633 __u32 pcie_gen;
Christopher Ferris106b3a82016-08-24 12:15:38 -0700634 __u64 ids_flags;
635 __u64 virtual_address_offset;
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800636 __u64 virtual_address_max;
Christopher Ferris106b3a82016-08-24 12:15:38 -0700637 __u32 virtual_address_alignment;
638 __u32 pte_fragment_size;
639 __u32 gart_page_size;
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800640 __u32 ce_ram_size;
Christopher Ferris106b3a82016-08-24 12:15:38 -0700641 __u32 vram_type;
642 __u32 vram_bit_width;
643 __u32 vce_harvest_config;
Christopher Ferris525ce912017-07-26 13:12:53 -0700644 __u32 gc_double_offchip_lds_buf;
645 __u64 prim_buf_gpu_addr;
646 __u64 pos_buf_gpu_addr;
647 __u64 cntl_sb_buf_gpu_addr;
648 __u64 param_buf_gpu_addr;
649 __u32 prim_buf_size;
650 __u32 pos_buf_size;
651 __u32 cntl_sb_buf_size;
652 __u32 param_buf_size;
653 __u32 wave_front_size;
654 __u32 num_shader_visible_vgprs;
655 __u32 num_cu_per_sh;
656 __u32 num_tcc_blocks;
657 __u32 gs_vgt_table_depth;
658 __u32 gs_prim_buffer_depth;
659 __u32 max_gs_waves_per_vgt;
Christopher Ferrisb7cef6d2023-05-09 19:04:15 +0000660 __u32 pcie_num_lanes;
Christopher Ferris1308ad32017-11-14 17:32:13 -0800661 __u32 cu_ao_bitmap[4][4];
Christopher Ferris76a1d452018-06-27 14:12:29 -0700662 __u64 high_va_offset;
663 __u64 high_va_max;
Christopher Ferrisb8a95e22019-10-02 18:29:20 -0700664 __u32 pa_sc_tile_steering_override;
Christopher Ferris9584fa42019-12-09 15:36:13 -0800665 __u64 tcc_disabled_mask;
Christopher Ferrisb7cef6d2023-05-09 19:04:15 +0000666 __u64 min_engine_clock;
667 __u64 min_memory_clock;
668 __u32 tcp_cache_size;
669 __u32 num_sqc_per_wgp;
670 __u32 sqc_data_cache_size;
671 __u32 sqc_inst_cache_size;
672 __u32 gl1c_cache_size;
673 __u32 gl2c_cache_size;
674 __u64 mall_size;
675 __u32 enabled_rb_pipes_mask_hi;
Christopher Ferris8666d042023-09-06 14:55:31 -0700676 __u32 shadow_size;
677 __u32 shadow_alignment;
678 __u32 csa_size;
679 __u32 csa_alignment;
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800680};
Christopher Ferris05d08e92016-02-04 13:16:38 -0800681struct drm_amdgpu_info_hw_ip {
Christopher Ferris106b3a82016-08-24 12:15:38 -0700682 __u32 hw_ip_version_major;
683 __u32 hw_ip_version_minor;
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800684 __u64 capabilities_flags;
Christopher Ferris106b3a82016-08-24 12:15:38 -0700685 __u32 ib_start_alignment;
686 __u32 ib_size_alignment;
687 __u32 available_rings;
Christopher Ferris7447a1c2022-10-04 18:24:44 -0700688 __u32 ip_discovery_version;
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800689};
Christopher Ferris525ce912017-07-26 13:12:53 -0700690struct drm_amdgpu_info_num_handles {
691 __u32 uvd_max_handles;
692 __u32 uvd_used_handles;
693};
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800694#define AMDGPU_VCE_CLOCK_TABLE_ENTRIES 6
695struct drm_amdgpu_info_vce_clock_table_entry {
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800696 __u32 sclk;
697 __u32 mclk;
698 __u32 eclk;
699 __u32 pad;
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800700};
701struct drm_amdgpu_info_vce_clock_table {
702 struct drm_amdgpu_info_vce_clock_table_entry entries[AMDGPU_VCE_CLOCK_TABLE_ENTRIES];
703 __u32 num_valid_entries;
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800704 __u32 pad;
Christopher Ferris05d08e92016-02-04 13:16:38 -0800705};
Christopher Ferrisfcc3b4f2021-07-01 01:30:21 +0000706#define AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_MPEG2 0
707#define AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_MPEG4 1
708#define AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_VC1 2
709#define AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_MPEG4_AVC 3
710#define AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_HEVC 4
711#define AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_JPEG 5
712#define AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_VP9 6
713#define AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_AV1 7
714#define AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_COUNT 8
715struct drm_amdgpu_info_video_codec_info {
716 __u32 valid;
717 __u32 max_width;
718 __u32 max_height;
719 __u32 max_pixels_per_frame;
720 __u32 max_level;
721 __u32 pad;
722};
723struct drm_amdgpu_info_video_caps {
724 struct drm_amdgpu_info_video_codec_info codec_info[AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_COUNT];
725};
Christopher Ferris05d08e92016-02-04 13:16:38 -0800726#define AMDGPU_FAMILY_UNKNOWN 0
Christopher Ferris6a9755d2017-01-13 14:09:31 -0800727#define AMDGPU_FAMILY_SI 110
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800728#define AMDGPU_FAMILY_CI 120
Christopher Ferris49f525c2016-12-12 14:55:36 -0800729#define AMDGPU_FAMILY_KV 125
Christopher Ferris05d08e92016-02-04 13:16:38 -0800730#define AMDGPU_FAMILY_VI 130
731#define AMDGPU_FAMILY_CZ 135
Christopher Ferris525ce912017-07-26 13:12:53 -0700732#define AMDGPU_FAMILY_AI 141
Christopher Ferris1308ad32017-11-14 17:32:13 -0800733#define AMDGPU_FAMILY_RV 142
Christopher Ferrisb8a95e22019-10-02 18:29:20 -0700734#define AMDGPU_FAMILY_NV 143
Christopher Ferris05667cd2021-02-16 16:01:34 -0800735#define AMDGPU_FAMILY_VGH 144
Christopher Ferris80ae69d2022-08-02 16:32:21 -0700736#define AMDGPU_FAMILY_GC_11_0_0 145
Christopher Ferris3a39c0b2021-09-02 00:03:38 +0000737#define AMDGPU_FAMILY_YC 146
Christopher Ferris80ae69d2022-08-02 16:32:21 -0700738#define AMDGPU_FAMILY_GC_11_0_1 148
Christopher Ferris10a76e62022-06-08 13:31:52 -0700739#define AMDGPU_FAMILY_GC_10_3_6 149
740#define AMDGPU_FAMILY_GC_10_3_7 151
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800741#ifdef __cplusplus
Christopher Ferris48fe0ae2019-01-10 15:59:33 -0800742}
Christopher Ferris05d08e92016-02-04 13:16:38 -0800743#endif
Christopher Ferris49f525c2016-12-12 14:55:36 -0800744#endif