blob: 8d0d0b0905c98d305bff0c6a535e92afd279ca54 [file] [log] [blame]
Christopher Ferris05d08e92016-02-04 13:16:38 -08001/****************************************************************************
2 ****************************************************************************
3 ***
4 *** This header was automatically generated from a Linux kernel header
5 *** of the same name, to make information necessary for userspace to
6 *** call into the kernel available to libc. It contains only constants,
7 *** structures, and macros generated from the original header, and thus,
8 *** contains no copyrightable information.
9 ***
10 *** To edit the content of this header, modify the corresponding
11 *** source file (e.g. under external/kernel-headers/original/) then
12 *** run bionic/libc/kernel/tools/update_all.py
13 ***
14 *** Any manual change here will be lost the next time this script will
15 *** be run. You've been warned!
16 ***
17 ****************************************************************************
18 ****************************************************************************/
19#ifndef __AMDGPU_DRM_H__
20#define __AMDGPU_DRM_H__
21#include "drm.h"
Christopher Ferris106b3a82016-08-24 12:15:38 -070022#ifdef __cplusplus
Christopher Ferris48fe0ae2019-01-10 15:59:33 -080023extern "C" {
Christopher Ferris106b3a82016-08-24 12:15:38 -070024#endif
25#define DRM_AMDGPU_GEM_CREATE 0x00
Christopher Ferris05d08e92016-02-04 13:16:38 -080026#define DRM_AMDGPU_GEM_MMAP 0x01
27#define DRM_AMDGPU_CTX 0x02
28#define DRM_AMDGPU_BO_LIST 0x03
29#define DRM_AMDGPU_CS 0x04
Christopher Ferris05d08e92016-02-04 13:16:38 -080030#define DRM_AMDGPU_INFO 0x05
31#define DRM_AMDGPU_GEM_METADATA 0x06
32#define DRM_AMDGPU_GEM_WAIT_IDLE 0x07
33#define DRM_AMDGPU_GEM_VA 0x08
Christopher Ferris05d08e92016-02-04 13:16:38 -080034#define DRM_AMDGPU_WAIT_CS 0x09
35#define DRM_AMDGPU_GEM_OP 0x10
36#define DRM_AMDGPU_GEM_USERPTR 0x11
Christopher Ferris48af7cb2017-02-21 12:35:09 -080037#define DRM_AMDGPU_WAIT_FENCES 0x12
Christopher Ferris1308ad32017-11-14 17:32:13 -080038#define DRM_AMDGPU_VM 0x13
Christopher Ferris934ec942018-01-31 15:29:16 -080039#define DRM_AMDGPU_FENCE_TO_HANDLE 0x14
40#define DRM_AMDGPU_SCHED 0x15
Christopher Ferris05d08e92016-02-04 13:16:38 -080041#define DRM_IOCTL_AMDGPU_GEM_CREATE DRM_IOWR(DRM_COMMAND_BASE + DRM_AMDGPU_GEM_CREATE, union drm_amdgpu_gem_create)
Christopher Ferris05d08e92016-02-04 13:16:38 -080042#define DRM_IOCTL_AMDGPU_GEM_MMAP DRM_IOWR(DRM_COMMAND_BASE + DRM_AMDGPU_GEM_MMAP, union drm_amdgpu_gem_mmap)
Christopher Ferris48af7cb2017-02-21 12:35:09 -080043#define DRM_IOCTL_AMDGPU_CTX DRM_IOWR(DRM_COMMAND_BASE + DRM_AMDGPU_CTX, union drm_amdgpu_ctx)
Christopher Ferris05d08e92016-02-04 13:16:38 -080044#define DRM_IOCTL_AMDGPU_BO_LIST DRM_IOWR(DRM_COMMAND_BASE + DRM_AMDGPU_BO_LIST, union drm_amdgpu_bo_list)
45#define DRM_IOCTL_AMDGPU_CS DRM_IOWR(DRM_COMMAND_BASE + DRM_AMDGPU_CS, union drm_amdgpu_cs)
Christopher Ferris05d08e92016-02-04 13:16:38 -080046#define DRM_IOCTL_AMDGPU_INFO DRM_IOW(DRM_COMMAND_BASE + DRM_AMDGPU_INFO, struct drm_amdgpu_info)
Christopher Ferris48af7cb2017-02-21 12:35:09 -080047#define DRM_IOCTL_AMDGPU_GEM_METADATA DRM_IOWR(DRM_COMMAND_BASE + DRM_AMDGPU_GEM_METADATA, struct drm_amdgpu_gem_metadata)
Christopher Ferris05d08e92016-02-04 13:16:38 -080048#define DRM_IOCTL_AMDGPU_GEM_WAIT_IDLE DRM_IOWR(DRM_COMMAND_BASE + DRM_AMDGPU_GEM_WAIT_IDLE, union drm_amdgpu_gem_wait_idle)
49#define DRM_IOCTL_AMDGPU_GEM_VA DRM_IOW(DRM_COMMAND_BASE + DRM_AMDGPU_GEM_VA, struct drm_amdgpu_gem_va)
Christopher Ferris05d08e92016-02-04 13:16:38 -080050#define DRM_IOCTL_AMDGPU_WAIT_CS DRM_IOWR(DRM_COMMAND_BASE + DRM_AMDGPU_WAIT_CS, union drm_amdgpu_wait_cs)
Christopher Ferris48af7cb2017-02-21 12:35:09 -080051#define DRM_IOCTL_AMDGPU_GEM_OP DRM_IOWR(DRM_COMMAND_BASE + DRM_AMDGPU_GEM_OP, struct drm_amdgpu_gem_op)
Christopher Ferris05d08e92016-02-04 13:16:38 -080052#define DRM_IOCTL_AMDGPU_GEM_USERPTR DRM_IOWR(DRM_COMMAND_BASE + DRM_AMDGPU_GEM_USERPTR, struct drm_amdgpu_gem_userptr)
Christopher Ferris48af7cb2017-02-21 12:35:09 -080053#define DRM_IOCTL_AMDGPU_WAIT_FENCES DRM_IOWR(DRM_COMMAND_BASE + DRM_AMDGPU_WAIT_FENCES, union drm_amdgpu_wait_fences)
Christopher Ferris1308ad32017-11-14 17:32:13 -080054#define DRM_IOCTL_AMDGPU_VM DRM_IOWR(DRM_COMMAND_BASE + DRM_AMDGPU_VM, union drm_amdgpu_vm)
Christopher Ferris934ec942018-01-31 15:29:16 -080055#define DRM_IOCTL_AMDGPU_FENCE_TO_HANDLE DRM_IOWR(DRM_COMMAND_BASE + DRM_AMDGPU_FENCE_TO_HANDLE, union drm_amdgpu_fence_to_handle)
56#define DRM_IOCTL_AMDGPU_SCHED DRM_IOW(DRM_COMMAND_BASE + DRM_AMDGPU_SCHED, union drm_amdgpu_sched)
Christopher Ferris05d08e92016-02-04 13:16:38 -080057#define AMDGPU_GEM_DOMAIN_CPU 0x1
Christopher Ferris05d08e92016-02-04 13:16:38 -080058#define AMDGPU_GEM_DOMAIN_GTT 0x2
59#define AMDGPU_GEM_DOMAIN_VRAM 0x4
60#define AMDGPU_GEM_DOMAIN_GDS 0x8
61#define AMDGPU_GEM_DOMAIN_GWS 0x10
Christopher Ferris05d08e92016-02-04 13:16:38 -080062#define AMDGPU_GEM_DOMAIN_OA 0x20
Christopher Ferris9ce28842018-10-25 12:11:39 -070063#define AMDGPU_GEM_DOMAIN_MASK (AMDGPU_GEM_DOMAIN_CPU | AMDGPU_GEM_DOMAIN_GTT | AMDGPU_GEM_DOMAIN_VRAM | AMDGPU_GEM_DOMAIN_GDS | AMDGPU_GEM_DOMAIN_GWS | AMDGPU_GEM_DOMAIN_OA)
Christopher Ferris05d08e92016-02-04 13:16:38 -080064#define AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED (1 << 0)
65#define AMDGPU_GEM_CREATE_NO_CPU_ACCESS (1 << 1)
66#define AMDGPU_GEM_CREATE_CPU_GTT_USWC (1 << 2)
Christopher Ferris6a9755d2017-01-13 14:09:31 -080067#define AMDGPU_GEM_CREATE_VRAM_CLEARED (1 << 3)
Christopher Ferris48af7cb2017-02-21 12:35:09 -080068#define AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS (1 << 5)
Christopher Ferris934ec942018-01-31 15:29:16 -080069#define AMDGPU_GEM_CREATE_VM_ALWAYS_VALID (1 << 6)
70#define AMDGPU_GEM_CREATE_EXPLICIT_SYNC (1 << 7)
Christopher Ferrisaf09c702020-06-01 20:29:29 -070071#define AMDGPU_GEM_CREATE_CP_MQD_GFX9 (1 << 8)
Christopher Ferris9584fa42019-12-09 15:36:13 -080072#define AMDGPU_GEM_CREATE_VRAM_WIPE_ON_RELEASE (1 << 9)
Christopher Ferris8177cdf2020-08-03 11:53:55 -070073#define AMDGPU_GEM_CREATE_ENCRYPTED (1 << 10)
Christopher Ferris3a39c0b2021-09-02 00:03:38 +000074#define AMDGPU_GEM_CREATE_PREEMPTIBLE (1 << 11)
Christopher Ferris80ae69d2022-08-02 16:32:21 -070075#define AMDGPU_GEM_CREATE_DISCARDABLE (1 << 12)
Christopher Ferris8b7fdc92023-02-21 13:36:32 -080076#define AMDGPU_GEM_CREATE_COHERENT (1 << 13)
77#define AMDGPU_GEM_CREATE_UNCACHED (1 << 14)
Christopher Ferris05d08e92016-02-04 13:16:38 -080078struct drm_amdgpu_gem_create_in {
Christopher Ferris106b3a82016-08-24 12:15:38 -070079 __u64 bo_size;
Christopher Ferris106b3a82016-08-24 12:15:38 -070080 __u64 alignment;
81 __u64 domains;
82 __u64 domain_flags;
Christopher Ferris05d08e92016-02-04 13:16:38 -080083};
84struct drm_amdgpu_gem_create_out {
Christopher Ferris106b3a82016-08-24 12:15:38 -070085 __u32 handle;
86 __u32 _pad;
Christopher Ferris05d08e92016-02-04 13:16:38 -080087};
88union drm_amdgpu_gem_create {
89 struct drm_amdgpu_gem_create_in in;
Christopher Ferris05d08e92016-02-04 13:16:38 -080090 struct drm_amdgpu_gem_create_out out;
91};
92#define AMDGPU_BO_LIST_OP_CREATE 0
93#define AMDGPU_BO_LIST_OP_DESTROY 1
Christopher Ferris05d08e92016-02-04 13:16:38 -080094#define AMDGPU_BO_LIST_OP_UPDATE 2
95struct drm_amdgpu_bo_list_in {
Christopher Ferris106b3a82016-08-24 12:15:38 -070096 __u32 operation;
97 __u32 list_handle;
98 __u32 bo_number;
99 __u32 bo_info_size;
Christopher Ferris106b3a82016-08-24 12:15:38 -0700100 __u64 bo_info_ptr;
Christopher Ferris05d08e92016-02-04 13:16:38 -0800101};
Christopher Ferris05d08e92016-02-04 13:16:38 -0800102struct drm_amdgpu_bo_list_entry {
Christopher Ferris106b3a82016-08-24 12:15:38 -0700103 __u32 bo_handle;
Christopher Ferris106b3a82016-08-24 12:15:38 -0700104 __u32 bo_priority;
105};
Christopher Ferris05d08e92016-02-04 13:16:38 -0800106struct drm_amdgpu_bo_list_out {
Christopher Ferris106b3a82016-08-24 12:15:38 -0700107 __u32 list_handle;
Christopher Ferris106b3a82016-08-24 12:15:38 -0700108 __u32 _pad;
109};
Christopher Ferris05d08e92016-02-04 13:16:38 -0800110union drm_amdgpu_bo_list {
111 struct drm_amdgpu_bo_list_in in;
112 struct drm_amdgpu_bo_list_out out;
113};
Christopher Ferris05d08e92016-02-04 13:16:38 -0800114#define AMDGPU_CTX_OP_ALLOC_CTX 1
115#define AMDGPU_CTX_OP_FREE_CTX 2
116#define AMDGPU_CTX_OP_QUERY_STATE 3
Christopher Ferris76a1d452018-06-27 14:12:29 -0700117#define AMDGPU_CTX_OP_QUERY_STATE2 4
Christopher Ferris10a76e62022-06-08 13:31:52 -0700118#define AMDGPU_CTX_OP_GET_STABLE_PSTATE 5
119#define AMDGPU_CTX_OP_SET_STABLE_PSTATE 6
Christopher Ferris05d08e92016-02-04 13:16:38 -0800120#define AMDGPU_CTX_NO_RESET 0
Christopher Ferris05d08e92016-02-04 13:16:38 -0800121#define AMDGPU_CTX_GUILTY_RESET 1
122#define AMDGPU_CTX_INNOCENT_RESET 2
123#define AMDGPU_CTX_UNKNOWN_RESET 3
Christopher Ferris76a1d452018-06-27 14:12:29 -0700124#define AMDGPU_CTX_QUERY2_FLAGS_RESET (1 << 0)
125#define AMDGPU_CTX_QUERY2_FLAGS_VRAMLOST (1 << 1)
126#define AMDGPU_CTX_QUERY2_FLAGS_GUILTY (1 << 2)
Christopher Ferrisaeddbcf2019-07-08 12:45:46 -0700127#define AMDGPU_CTX_QUERY2_FLAGS_RAS_CE (1 << 3)
128#define AMDGPU_CTX_QUERY2_FLAGS_RAS_UE (1 << 4)
Christopher Ferris934ec942018-01-31 15:29:16 -0800129#define AMDGPU_CTX_PRIORITY_UNSET - 2048
130#define AMDGPU_CTX_PRIORITY_VERY_LOW - 1023
131#define AMDGPU_CTX_PRIORITY_LOW - 512
132#define AMDGPU_CTX_PRIORITY_NORMAL 0
133#define AMDGPU_CTX_PRIORITY_HIGH 512
134#define AMDGPU_CTX_PRIORITY_VERY_HIGH 1023
Christopher Ferris10a76e62022-06-08 13:31:52 -0700135#define AMDGPU_CTX_STABLE_PSTATE_FLAGS_MASK 0xf
136#define AMDGPU_CTX_STABLE_PSTATE_NONE 0
137#define AMDGPU_CTX_STABLE_PSTATE_STANDARD 1
138#define AMDGPU_CTX_STABLE_PSTATE_MIN_SCLK 2
139#define AMDGPU_CTX_STABLE_PSTATE_MIN_MCLK 3
140#define AMDGPU_CTX_STABLE_PSTATE_PEAK 4
Christopher Ferris05d08e92016-02-04 13:16:38 -0800141struct drm_amdgpu_ctx_in {
Christopher Ferris106b3a82016-08-24 12:15:38 -0700142 __u32 op;
143 __u32 flags;
Christopher Ferris106b3a82016-08-24 12:15:38 -0700144 __u32 ctx_id;
Christopher Ferris934ec942018-01-31 15:29:16 -0800145 __s32 priority;
Christopher Ferris05d08e92016-02-04 13:16:38 -0800146};
147union drm_amdgpu_ctx_out {
Christopher Ferris106b3a82016-08-24 12:15:38 -0700148 struct {
149 __u32 ctx_id;
150 __u32 _pad;
Christopher Ferris05d08e92016-02-04 13:16:38 -0800151 } alloc;
Christopher Ferris106b3a82016-08-24 12:15:38 -0700152 struct {
153 __u64 flags;
154 __u32 hangs;
155 __u32 reset_status;
Christopher Ferris05d08e92016-02-04 13:16:38 -0800156 } state;
Christopher Ferris10a76e62022-06-08 13:31:52 -0700157 struct {
158 __u32 flags;
159 __u32 _pad;
160 } pstate;
Christopher Ferris05d08e92016-02-04 13:16:38 -0800161};
Christopher Ferris05d08e92016-02-04 13:16:38 -0800162union drm_amdgpu_ctx {
163 struct drm_amdgpu_ctx_in in;
164 union drm_amdgpu_ctx_out out;
165};
Christopher Ferris1308ad32017-11-14 17:32:13 -0800166#define AMDGPU_VM_OP_RESERVE_VMID 1
167#define AMDGPU_VM_OP_UNRESERVE_VMID 2
168struct drm_amdgpu_vm_in {
169 __u32 op;
170 __u32 flags;
171};
172struct drm_amdgpu_vm_out {
173 __u64 flags;
174};
175union drm_amdgpu_vm {
176 struct drm_amdgpu_vm_in in;
177 struct drm_amdgpu_vm_out out;
178};
Christopher Ferris934ec942018-01-31 15:29:16 -0800179#define AMDGPU_SCHED_OP_PROCESS_PRIORITY_OVERRIDE 1
Christopher Ferris24f97eb2019-05-20 12:58:13 -0700180#define AMDGPU_SCHED_OP_CONTEXT_PRIORITY_OVERRIDE 2
Christopher Ferris934ec942018-01-31 15:29:16 -0800181struct drm_amdgpu_sched_in {
182 __u32 op;
183 __u32 fd;
184 __s32 priority;
Christopher Ferris24f97eb2019-05-20 12:58:13 -0700185 __u32 ctx_id;
Christopher Ferris934ec942018-01-31 15:29:16 -0800186};
187union drm_amdgpu_sched {
188 struct drm_amdgpu_sched_in in;
189};
Christopher Ferris05d08e92016-02-04 13:16:38 -0800190#define AMDGPU_GEM_USERPTR_READONLY (1 << 0)
191#define AMDGPU_GEM_USERPTR_ANONONLY (1 << 1)
192#define AMDGPU_GEM_USERPTR_VALIDATE (1 << 2)
193#define AMDGPU_GEM_USERPTR_REGISTER (1 << 3)
Christopher Ferris05d08e92016-02-04 13:16:38 -0800194struct drm_amdgpu_gem_userptr {
Christopher Ferris106b3a82016-08-24 12:15:38 -0700195 __u64 addr;
Christopher Ferris106b3a82016-08-24 12:15:38 -0700196 __u64 size;
197 __u32 flags;
198 __u32 handle;
Christopher Ferris05d08e92016-02-04 13:16:38 -0800199};
200#define AMDGPU_TILING_ARRAY_MODE_SHIFT 0
201#define AMDGPU_TILING_ARRAY_MODE_MASK 0xf
Christopher Ferris05d08e92016-02-04 13:16:38 -0800202#define AMDGPU_TILING_PIPE_CONFIG_SHIFT 4
203#define AMDGPU_TILING_PIPE_CONFIG_MASK 0x1f
204#define AMDGPU_TILING_TILE_SPLIT_SHIFT 9
205#define AMDGPU_TILING_TILE_SPLIT_MASK 0x7
Christopher Ferris05d08e92016-02-04 13:16:38 -0800206#define AMDGPU_TILING_MICRO_TILE_MODE_SHIFT 12
207#define AMDGPU_TILING_MICRO_TILE_MODE_MASK 0x7
208#define AMDGPU_TILING_BANK_WIDTH_SHIFT 15
209#define AMDGPU_TILING_BANK_WIDTH_MASK 0x3
Christopher Ferris05d08e92016-02-04 13:16:38 -0800210#define AMDGPU_TILING_BANK_HEIGHT_SHIFT 17
211#define AMDGPU_TILING_BANK_HEIGHT_MASK 0x3
212#define AMDGPU_TILING_MACRO_TILE_ASPECT_SHIFT 19
213#define AMDGPU_TILING_MACRO_TILE_ASPECT_MASK 0x3
Christopher Ferris05d08e92016-02-04 13:16:38 -0800214#define AMDGPU_TILING_NUM_BANKS_SHIFT 21
215#define AMDGPU_TILING_NUM_BANKS_MASK 0x3
Christopher Ferris525ce912017-07-26 13:12:53 -0700216#define AMDGPU_TILING_SWIZZLE_MODE_SHIFT 0
217#define AMDGPU_TILING_SWIZZLE_MODE_MASK 0x1f
Christopher Ferrisd842e432019-03-07 10:21:59 -0800218#define AMDGPU_TILING_DCC_OFFSET_256B_SHIFT 5
219#define AMDGPU_TILING_DCC_OFFSET_256B_MASK 0xFFFFFF
220#define AMDGPU_TILING_DCC_PITCH_MAX_SHIFT 29
221#define AMDGPU_TILING_DCC_PITCH_MAX_MASK 0x3FFF
222#define AMDGPU_TILING_DCC_INDEPENDENT_64B_SHIFT 43
223#define AMDGPU_TILING_DCC_INDEPENDENT_64B_MASK 0x1
Christopher Ferrisaf09c702020-06-01 20:29:29 -0700224#define AMDGPU_TILING_DCC_INDEPENDENT_128B_SHIFT 44
225#define AMDGPU_TILING_DCC_INDEPENDENT_128B_MASK 0x1
226#define AMDGPU_TILING_SCANOUT_SHIFT 63
227#define AMDGPU_TILING_SCANOUT_MASK 0x1
Christopher Ferris525ce912017-07-26 13:12:53 -0700228#define AMDGPU_TILING_SET(field,value) (((__u64) (value) & AMDGPU_TILING_ ##field ##_MASK) << AMDGPU_TILING_ ##field ##_SHIFT)
229#define AMDGPU_TILING_GET(value,field) (((__u64) (value) >> AMDGPU_TILING_ ##field ##_SHIFT) & AMDGPU_TILING_ ##field ##_MASK)
Christopher Ferris05d08e92016-02-04 13:16:38 -0800230#define AMDGPU_GEM_METADATA_OP_SET_METADATA 1
231#define AMDGPU_GEM_METADATA_OP_GET_METADATA 2
232struct drm_amdgpu_gem_metadata {
Christopher Ferris106b3a82016-08-24 12:15:38 -0700233 __u32 handle;
234 __u32 op;
Christopher Ferris05d08e92016-02-04 13:16:38 -0800235 struct {
Christopher Ferris106b3a82016-08-24 12:15:38 -0700236 __u64 flags;
237 __u64 tiling_info;
238 __u32 data_size_bytes;
239 __u32 data[64];
Christopher Ferris05d08e92016-02-04 13:16:38 -0800240 } data;
241};
Christopher Ferris05d08e92016-02-04 13:16:38 -0800242struct drm_amdgpu_gem_mmap_in {
Christopher Ferris106b3a82016-08-24 12:15:38 -0700243 __u32 handle;
Christopher Ferris106b3a82016-08-24 12:15:38 -0700244 __u32 _pad;
245};
Christopher Ferris05d08e92016-02-04 13:16:38 -0800246struct drm_amdgpu_gem_mmap_out {
Christopher Ferris106b3a82016-08-24 12:15:38 -0700247 __u64 addr_ptr;
Christopher Ferris05d08e92016-02-04 13:16:38 -0800248};
249union drm_amdgpu_gem_mmap {
Christopher Ferris05d08e92016-02-04 13:16:38 -0800250 struct drm_amdgpu_gem_mmap_in in;
251 struct drm_amdgpu_gem_mmap_out out;
252};
253struct drm_amdgpu_gem_wait_idle_in {
Christopher Ferris106b3a82016-08-24 12:15:38 -0700254 __u32 handle;
255 __u32 flags;
Christopher Ferris106b3a82016-08-24 12:15:38 -0700256 __u64 timeout;
Christopher Ferris05d08e92016-02-04 13:16:38 -0800257};
Christopher Ferris05d08e92016-02-04 13:16:38 -0800258struct drm_amdgpu_gem_wait_idle_out {
Christopher Ferris106b3a82016-08-24 12:15:38 -0700259 __u32 status;
Christopher Ferris106b3a82016-08-24 12:15:38 -0700260 __u32 domain;
261};
Christopher Ferris05d08e92016-02-04 13:16:38 -0800262union drm_amdgpu_gem_wait_idle {
263 struct drm_amdgpu_gem_wait_idle_in in;
264 struct drm_amdgpu_gem_wait_idle_out out;
265};
Christopher Ferris05d08e92016-02-04 13:16:38 -0800266struct drm_amdgpu_wait_cs_in {
Christopher Ferris106b3a82016-08-24 12:15:38 -0700267 __u64 handle;
Christopher Ferris106b3a82016-08-24 12:15:38 -0700268 __u64 timeout;
269 __u32 ip_type;
270 __u32 ip_instance;
271 __u32 ring;
Christopher Ferris106b3a82016-08-24 12:15:38 -0700272 __u32 ctx_id;
Christopher Ferris05d08e92016-02-04 13:16:38 -0800273};
Christopher Ferris05d08e92016-02-04 13:16:38 -0800274struct drm_amdgpu_wait_cs_out {
Christopher Ferris106b3a82016-08-24 12:15:38 -0700275 __u64 status;
Christopher Ferris05d08e92016-02-04 13:16:38 -0800276};
277union drm_amdgpu_wait_cs {
Christopher Ferris05d08e92016-02-04 13:16:38 -0800278 struct drm_amdgpu_wait_cs_in in;
279 struct drm_amdgpu_wait_cs_out out;
280};
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800281struct drm_amdgpu_fence {
282 __u32 ctx_id;
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800283 __u32 ip_type;
284 __u32 ip_instance;
285 __u32 ring;
286 __u64 seq_no;
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800287};
288struct drm_amdgpu_wait_fences_in {
289 __u64 fences;
290 __u32 fence_count;
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800291 __u32 wait_all;
292 __u64 timeout_ns;
293};
294struct drm_amdgpu_wait_fences_out {
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800295 __u32 status;
296 __u32 first_signaled;
297};
298union drm_amdgpu_wait_fences {
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800299 struct drm_amdgpu_wait_fences_in in;
300 struct drm_amdgpu_wait_fences_out out;
301};
Christopher Ferris05d08e92016-02-04 13:16:38 -0800302#define AMDGPU_GEM_OP_GET_GEM_CREATE_INFO 0
Christopher Ferris05d08e92016-02-04 13:16:38 -0800303#define AMDGPU_GEM_OP_SET_PLACEMENT 1
304struct drm_amdgpu_gem_op {
Christopher Ferris106b3a82016-08-24 12:15:38 -0700305 __u32 handle;
306 __u32 op;
307 __u64 value;
Christopher Ferris05d08e92016-02-04 13:16:38 -0800308};
309#define AMDGPU_VA_OP_MAP 1
310#define AMDGPU_VA_OP_UNMAP 2
Christopher Ferris525ce912017-07-26 13:12:53 -0700311#define AMDGPU_VA_OP_CLEAR 3
312#define AMDGPU_VA_OP_REPLACE 4
Christopher Ferris05d08e92016-02-04 13:16:38 -0800313#define AMDGPU_VM_DELAY_UPDATE (1 << 0)
314#define AMDGPU_VM_PAGE_READABLE (1 << 1)
315#define AMDGPU_VM_PAGE_WRITEABLE (1 << 2)
316#define AMDGPU_VM_PAGE_EXECUTABLE (1 << 3)
Christopher Ferris525ce912017-07-26 13:12:53 -0700317#define AMDGPU_VM_PAGE_PRT (1 << 4)
318#define AMDGPU_VM_MTYPE_MASK (0xf << 5)
319#define AMDGPU_VM_MTYPE_DEFAULT (0 << 5)
320#define AMDGPU_VM_MTYPE_NC (1 << 5)
321#define AMDGPU_VM_MTYPE_WC (2 << 5)
322#define AMDGPU_VM_MTYPE_CC (3 << 5)
323#define AMDGPU_VM_MTYPE_UC (4 << 5)
Christopher Ferrisd32ca142020-02-04 16:16:51 -0800324#define AMDGPU_VM_MTYPE_RW (5 << 5)
Christopher Ferris80ae69d2022-08-02 16:32:21 -0700325#define AMDGPU_VM_PAGE_NOALLOC (1 << 9)
Christopher Ferris05d08e92016-02-04 13:16:38 -0800326struct drm_amdgpu_gem_va {
Christopher Ferris106b3a82016-08-24 12:15:38 -0700327 __u32 handle;
Christopher Ferris106b3a82016-08-24 12:15:38 -0700328 __u32 _pad;
329 __u32 operation;
330 __u32 flags;
331 __u64 va_address;
Christopher Ferris106b3a82016-08-24 12:15:38 -0700332 __u64 offset_in_bo;
333 __u64 map_size;
Christopher Ferris05d08e92016-02-04 13:16:38 -0800334};
335#define AMDGPU_HW_IP_GFX 0
336#define AMDGPU_HW_IP_COMPUTE 1
337#define AMDGPU_HW_IP_DMA 2
Christopher Ferris05d08e92016-02-04 13:16:38 -0800338#define AMDGPU_HW_IP_UVD 3
339#define AMDGPU_HW_IP_VCE 4
Christopher Ferris525ce912017-07-26 13:12:53 -0700340#define AMDGPU_HW_IP_UVD_ENC 5
Christopher Ferris1308ad32017-11-14 17:32:13 -0800341#define AMDGPU_HW_IP_VCN_DEC 6
342#define AMDGPU_HW_IP_VCN_ENC 7
Christopher Ferris9ce28842018-10-25 12:11:39 -0700343#define AMDGPU_HW_IP_VCN_JPEG 8
344#define AMDGPU_HW_IP_NUM 9
Christopher Ferris05d08e92016-02-04 13:16:38 -0800345#define AMDGPU_HW_IP_INSTANCE_MAX_COUNT 1
Christopher Ferris05d08e92016-02-04 13:16:38 -0800346#define AMDGPU_CHUNK_ID_IB 0x01
347#define AMDGPU_CHUNK_ID_FENCE 0x02
348#define AMDGPU_CHUNK_ID_DEPENDENCIES 0x03
Christopher Ferris1308ad32017-11-14 17:32:13 -0800349#define AMDGPU_CHUNK_ID_SYNCOBJ_IN 0x04
350#define AMDGPU_CHUNK_ID_SYNCOBJ_OUT 0x05
Christopher Ferris9ce28842018-10-25 12:11:39 -0700351#define AMDGPU_CHUNK_ID_BO_HANDLES 0x06
Christopher Ferris24f97eb2019-05-20 12:58:13 -0700352#define AMDGPU_CHUNK_ID_SCHEDULED_DEPENDENCIES 0x07
Christopher Ferrisaeddbcf2019-07-08 12:45:46 -0700353#define AMDGPU_CHUNK_ID_SYNCOBJ_TIMELINE_WAIT 0x08
354#define AMDGPU_CHUNK_ID_SYNCOBJ_TIMELINE_SIGNAL 0x09
Christopher Ferris05d08e92016-02-04 13:16:38 -0800355struct drm_amdgpu_cs_chunk {
Christopher Ferris106b3a82016-08-24 12:15:38 -0700356 __u32 chunk_id;
357 __u32 length_dw;
Christopher Ferris106b3a82016-08-24 12:15:38 -0700358 __u64 chunk_data;
Christopher Ferris05d08e92016-02-04 13:16:38 -0800359};
Christopher Ferris05d08e92016-02-04 13:16:38 -0800360struct drm_amdgpu_cs_in {
Christopher Ferris106b3a82016-08-24 12:15:38 -0700361 __u32 ctx_id;
Christopher Ferris106b3a82016-08-24 12:15:38 -0700362 __u32 bo_list_handle;
363 __u32 num_chunks;
Christopher Ferris8177cdf2020-08-03 11:53:55 -0700364 __u32 flags;
Christopher Ferris106b3a82016-08-24 12:15:38 -0700365 __u64 chunks;
Christopher Ferris05d08e92016-02-04 13:16:38 -0800366};
367struct drm_amdgpu_cs_out {
Christopher Ferris106b3a82016-08-24 12:15:38 -0700368 __u64 handle;
Christopher Ferris05d08e92016-02-04 13:16:38 -0800369};
370union drm_amdgpu_cs {
371 struct drm_amdgpu_cs_in in;
Christopher Ferris05d08e92016-02-04 13:16:38 -0800372 struct drm_amdgpu_cs_out out;
373};
374#define AMDGPU_IB_FLAG_CE (1 << 0)
375#define AMDGPU_IB_FLAG_PREAMBLE (1 << 1)
Christopher Ferris525ce912017-07-26 13:12:53 -0700376#define AMDGPU_IB_FLAG_PREEMPT (1 << 2)
Christopher Ferris9ce28842018-10-25 12:11:39 -0700377#define AMDGPU_IB_FLAG_TC_WB_NOT_INVALIDATE (1 << 3)
Christopher Ferris24f97eb2019-05-20 12:58:13 -0700378#define AMDGPU_IB_FLAG_RESET_GDS_MAX_WAVE_ID (1 << 4)
Christopher Ferris8177cdf2020-08-03 11:53:55 -0700379#define AMDGPU_IB_FLAGS_SECURE (1 << 5)
380#define AMDGPU_IB_FLAG_EMIT_MEM_SYNC (1 << 6)
Christopher Ferris05d08e92016-02-04 13:16:38 -0800381struct drm_amdgpu_cs_chunk_ib {
Christopher Ferris106b3a82016-08-24 12:15:38 -0700382 __u32 _pad;
Christopher Ferris106b3a82016-08-24 12:15:38 -0700383 __u32 flags;
384 __u64 va_start;
385 __u32 ib_bytes;
386 __u32 ip_type;
Christopher Ferris106b3a82016-08-24 12:15:38 -0700387 __u32 ip_instance;
388 __u32 ring;
Christopher Ferris05d08e92016-02-04 13:16:38 -0800389};
390struct drm_amdgpu_cs_chunk_dep {
Christopher Ferris106b3a82016-08-24 12:15:38 -0700391 __u32 ip_type;
392 __u32 ip_instance;
393 __u32 ring;
394 __u32 ctx_id;
Christopher Ferris106b3a82016-08-24 12:15:38 -0700395 __u64 handle;
Christopher Ferris05d08e92016-02-04 13:16:38 -0800396};
Christopher Ferris05d08e92016-02-04 13:16:38 -0800397struct drm_amdgpu_cs_chunk_fence {
Christopher Ferris106b3a82016-08-24 12:15:38 -0700398 __u32 handle;
Christopher Ferris106b3a82016-08-24 12:15:38 -0700399 __u32 offset;
400};
Christopher Ferris1308ad32017-11-14 17:32:13 -0800401struct drm_amdgpu_cs_chunk_sem {
402 __u32 handle;
403};
Christopher Ferrisaeddbcf2019-07-08 12:45:46 -0700404struct drm_amdgpu_cs_chunk_syncobj {
405 __u32 handle;
406 __u32 flags;
407 __u64 point;
408};
Christopher Ferris934ec942018-01-31 15:29:16 -0800409#define AMDGPU_FENCE_TO_HANDLE_GET_SYNCOBJ 0
410#define AMDGPU_FENCE_TO_HANDLE_GET_SYNCOBJ_FD 1
411#define AMDGPU_FENCE_TO_HANDLE_GET_SYNC_FILE_FD 2
412union drm_amdgpu_fence_to_handle {
413 struct {
414 struct drm_amdgpu_fence fence;
415 __u32 what;
416 __u32 pad;
417 } in;
418 struct {
419 __u32 handle;
420 } out;
421};
Christopher Ferris05d08e92016-02-04 13:16:38 -0800422struct drm_amdgpu_cs_chunk_data {
423 union {
424 struct drm_amdgpu_cs_chunk_ib ib_data;
425 struct drm_amdgpu_cs_chunk_fence fence_data;
Christopher Ferris05d08e92016-02-04 13:16:38 -0800426 };
427};
428#define AMDGPU_IDS_FLAGS_FUSION 0x1
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800429#define AMDGPU_IDS_FLAGS_PREEMPTION 0x2
Christopher Ferris32ff3f82020-12-14 13:10:04 -0800430#define AMDGPU_IDS_FLAGS_TMZ 0x4
Christopher Ferrisb7cef6d2023-05-09 19:04:15 +0000431#define AMDGPU_IDS_FLAGS_CONFORMANT_TRUNC_COORD 0x8
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800432#define AMDGPU_INFO_ACCEL_WORKING 0x00
Christopher Ferris05d08e92016-02-04 13:16:38 -0800433#define AMDGPU_INFO_CRTC_FROM_ID 0x01
434#define AMDGPU_INFO_HW_IP_INFO 0x02
435#define AMDGPU_INFO_HW_IP_COUNT 0x03
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800436#define AMDGPU_INFO_TIMESTAMP 0x05
Christopher Ferris05d08e92016-02-04 13:16:38 -0800437#define AMDGPU_INFO_FW_VERSION 0x0e
438#define AMDGPU_INFO_FW_VCE 0x1
439#define AMDGPU_INFO_FW_UVD 0x2
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800440#define AMDGPU_INFO_FW_GMC 0x03
Christopher Ferris05d08e92016-02-04 13:16:38 -0800441#define AMDGPU_INFO_FW_GFX_ME 0x04
442#define AMDGPU_INFO_FW_GFX_PFP 0x05
443#define AMDGPU_INFO_FW_GFX_CE 0x06
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800444#define AMDGPU_INFO_FW_GFX_RLC 0x07
Christopher Ferris05d08e92016-02-04 13:16:38 -0800445#define AMDGPU_INFO_FW_GFX_MEC 0x08
446#define AMDGPU_INFO_FW_SMC 0x0a
447#define AMDGPU_INFO_FW_SDMA 0x0b
Christopher Ferris525ce912017-07-26 13:12:53 -0700448#define AMDGPU_INFO_FW_SOS 0x0c
449#define AMDGPU_INFO_FW_ASD 0x0d
Christopher Ferris76a1d452018-06-27 14:12:29 -0700450#define AMDGPU_INFO_FW_VCN 0x0e
Christopher Ferris9ce28842018-10-25 12:11:39 -0700451#define AMDGPU_INFO_FW_GFX_RLC_RESTORE_LIST_CNTL 0x0f
452#define AMDGPU_INFO_FW_GFX_RLC_RESTORE_LIST_GPM_MEM 0x10
453#define AMDGPU_INFO_FW_GFX_RLC_RESTORE_LIST_SRM_MEM 0x11
Christopher Ferris86a48372019-01-10 14:14:59 -0800454#define AMDGPU_INFO_FW_DMCU 0x12
Christopher Ferrisaeddbcf2019-07-08 12:45:46 -0700455#define AMDGPU_INFO_FW_TA 0x13
Christopher Ferrisbb9fcb42020-04-06 11:38:04 -0700456#define AMDGPU_INFO_FW_DMCUB 0x14
Christopher Ferris05667cd2021-02-16 16:01:34 -0800457#define AMDGPU_INFO_FW_TOC 0x15
Christopher Ferris10a76e62022-06-08 13:31:52 -0700458#define AMDGPU_INFO_FW_CAP 0x16
Christopher Ferris6cd53a52022-12-12 23:39:16 +0000459#define AMDGPU_INFO_FW_GFX_RLCP 0x17
460#define AMDGPU_INFO_FW_GFX_RLCV 0x18
461#define AMDGPU_INFO_FW_MES_KIQ 0x19
462#define AMDGPU_INFO_FW_MES 0x1a
463#define AMDGPU_INFO_FW_IMU 0x1b
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800464#define AMDGPU_INFO_NUM_BYTES_MOVED 0x0f
Christopher Ferris05d08e92016-02-04 13:16:38 -0800465#define AMDGPU_INFO_VRAM_USAGE 0x10
466#define AMDGPU_INFO_GTT_USAGE 0x11
467#define AMDGPU_INFO_GDS_CONFIG 0x13
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800468#define AMDGPU_INFO_VRAM_GTT 0x14
Christopher Ferris05d08e92016-02-04 13:16:38 -0800469#define AMDGPU_INFO_READ_MMR_REG 0x15
470#define AMDGPU_INFO_DEV_INFO 0x16
471#define AMDGPU_INFO_VIS_VRAM_USAGE 0x17
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800472#define AMDGPU_INFO_NUM_EVICTIONS 0x18
473#define AMDGPU_INFO_MEMORY 0x19
474#define AMDGPU_INFO_VCE_CLOCK_TABLE 0x1A
475#define AMDGPU_INFO_VBIOS 0x1B
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800476#define AMDGPU_INFO_VBIOS_SIZE 0x1
477#define AMDGPU_INFO_VBIOS_IMAGE 0x2
Christopher Ferris3a39c0b2021-09-02 00:03:38 +0000478#define AMDGPU_INFO_VBIOS_INFO 0x3
Christopher Ferris525ce912017-07-26 13:12:53 -0700479#define AMDGPU_INFO_NUM_HANDLES 0x1C
480#define AMDGPU_INFO_SENSOR 0x1D
481#define AMDGPU_INFO_SENSOR_GFX_SCLK 0x1
482#define AMDGPU_INFO_SENSOR_GFX_MCLK 0x2
483#define AMDGPU_INFO_SENSOR_GPU_TEMP 0x3
484#define AMDGPU_INFO_SENSOR_GPU_LOAD 0x4
485#define AMDGPU_INFO_SENSOR_GPU_AVG_POWER 0x5
486#define AMDGPU_INFO_SENSOR_VDDNB 0x6
487#define AMDGPU_INFO_SENSOR_VDDGFX 0x7
Christopher Ferris76a1d452018-06-27 14:12:29 -0700488#define AMDGPU_INFO_SENSOR_STABLE_PSTATE_GFX_SCLK 0x8
489#define AMDGPU_INFO_SENSOR_STABLE_PSTATE_GFX_MCLK 0x9
Christopher Ferrisb7cef6d2023-05-09 19:04:15 +0000490#define AMDGPU_INFO_SENSOR_PEAK_PSTATE_GFX_SCLK 0xa
491#define AMDGPU_INFO_SENSOR_PEAK_PSTATE_GFX_MCLK 0xb
Christopher Ferris1308ad32017-11-14 17:32:13 -0800492#define AMDGPU_INFO_NUM_VRAM_CPU_PAGE_FAULTS 0x1E
Christopher Ferris934ec942018-01-31 15:29:16 -0800493#define AMDGPU_INFO_VRAM_LOST_COUNTER 0x1F
Christopher Ferrisaeddbcf2019-07-08 12:45:46 -0700494#define AMDGPU_INFO_RAS_ENABLED_FEATURES 0x20
495#define AMDGPU_INFO_RAS_ENABLED_UMC (1 << 0)
496#define AMDGPU_INFO_RAS_ENABLED_SDMA (1 << 1)
497#define AMDGPU_INFO_RAS_ENABLED_GFX (1 << 2)
498#define AMDGPU_INFO_RAS_ENABLED_MMHUB (1 << 3)
499#define AMDGPU_INFO_RAS_ENABLED_ATHUB (1 << 4)
500#define AMDGPU_INFO_RAS_ENABLED_PCIE (1 << 5)
501#define AMDGPU_INFO_RAS_ENABLED_HDP (1 << 6)
502#define AMDGPU_INFO_RAS_ENABLED_XGMI (1 << 7)
503#define AMDGPU_INFO_RAS_ENABLED_DF (1 << 8)
504#define AMDGPU_INFO_RAS_ENABLED_SMN (1 << 9)
505#define AMDGPU_INFO_RAS_ENABLED_SEM (1 << 10)
506#define AMDGPU_INFO_RAS_ENABLED_MP0 (1 << 11)
507#define AMDGPU_INFO_RAS_ENABLED_MP1 (1 << 12)
508#define AMDGPU_INFO_RAS_ENABLED_FUSE (1 << 13)
Christopher Ferrisa4792612022-01-10 13:51:15 -0800509#define AMDGPU_INFO_VIDEO_CAPS 0x21
510#define AMDGPU_INFO_VIDEO_CAPS_DECODE 0
511#define AMDGPU_INFO_VIDEO_CAPS_ENCODE 1
Christopher Ferris05d08e92016-02-04 13:16:38 -0800512#define AMDGPU_INFO_MMR_SE_INDEX_SHIFT 0
Christopher Ferris05d08e92016-02-04 13:16:38 -0800513#define AMDGPU_INFO_MMR_SE_INDEX_MASK 0xff
514#define AMDGPU_INFO_MMR_SH_INDEX_SHIFT 8
515#define AMDGPU_INFO_MMR_SH_INDEX_MASK 0xff
Christopher Ferris49f525c2016-12-12 14:55:36 -0800516struct drm_amdgpu_query_fw {
517 __u32 fw_type;
518 __u32 ip_instance;
Christopher Ferris49f525c2016-12-12 14:55:36 -0800519 __u32 index;
520 __u32 _pad;
521};
Christopher Ferris05d08e92016-02-04 13:16:38 -0800522struct drm_amdgpu_info {
Christopher Ferris106b3a82016-08-24 12:15:38 -0700523 __u64 return_pointer;
524 __u32 return_size;
Christopher Ferris106b3a82016-08-24 12:15:38 -0700525 __u32 query;
Christopher Ferris05d08e92016-02-04 13:16:38 -0800526 union {
Christopher Ferris05d08e92016-02-04 13:16:38 -0800527 struct {
Christopher Ferris106b3a82016-08-24 12:15:38 -0700528 __u32 id;
Christopher Ferris106b3a82016-08-24 12:15:38 -0700529 __u32 _pad;
Christopher Ferris05d08e92016-02-04 13:16:38 -0800530 } mode_crtc;
Christopher Ferris05d08e92016-02-04 13:16:38 -0800531 struct {
Christopher Ferris106b3a82016-08-24 12:15:38 -0700532 __u32 type;
Christopher Ferris106b3a82016-08-24 12:15:38 -0700533 __u32 ip_instance;
Christopher Ferris05d08e92016-02-04 13:16:38 -0800534 } query_hw_ip;
Christopher Ferris05d08e92016-02-04 13:16:38 -0800535 struct {
Christopher Ferris106b3a82016-08-24 12:15:38 -0700536 __u32 dword_offset;
Christopher Ferris106b3a82016-08-24 12:15:38 -0700537 __u32 count;
538 __u32 instance;
539 __u32 flags;
Christopher Ferris05d08e92016-02-04 13:16:38 -0800540 } read_mmr_reg;
Christopher Ferris49f525c2016-12-12 14:55:36 -0800541 struct drm_amdgpu_query_fw query_fw;
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800542 struct {
543 __u32 type;
544 __u32 offset;
545 } vbios_info;
Christopher Ferris525ce912017-07-26 13:12:53 -0700546 struct {
547 __u32 type;
548 } sensor_info;
Christopher Ferrisfcc3b4f2021-07-01 01:30:21 +0000549 struct {
550 __u32 type;
551 } video_cap;
Christopher Ferris05d08e92016-02-04 13:16:38 -0800552 };
Christopher Ferris49f525c2016-12-12 14:55:36 -0800553};
Christopher Ferris05d08e92016-02-04 13:16:38 -0800554struct drm_amdgpu_info_gds {
Christopher Ferris106b3a82016-08-24 12:15:38 -0700555 __u32 gds_gfx_partition_size;
556 __u32 compute_partition_size;
Christopher Ferris49f525c2016-12-12 14:55:36 -0800557 __u32 gds_total_size;
Christopher Ferris106b3a82016-08-24 12:15:38 -0700558 __u32 gws_per_gfx_partition;
559 __u32 gws_per_compute_partition;
560 __u32 oa_per_gfx_partition;
Christopher Ferris49f525c2016-12-12 14:55:36 -0800561 __u32 oa_per_compute_partition;
Christopher Ferris106b3a82016-08-24 12:15:38 -0700562 __u32 _pad;
Christopher Ferris05d08e92016-02-04 13:16:38 -0800563};
Christopher Ferris05d08e92016-02-04 13:16:38 -0800564struct drm_amdgpu_info_vram_gtt {
Christopher Ferris49f525c2016-12-12 14:55:36 -0800565 __u64 vram_size;
Christopher Ferris106b3a82016-08-24 12:15:38 -0700566 __u64 vram_cpu_accessible_size;
567 __u64 gtt_size;
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800568};
569struct drm_amdgpu_heap_info {
570 __u64 total_heap_size;
571 __u64 usable_heap_size;
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800572 __u64 heap_usage;
573 __u64 max_allocation;
574};
575struct drm_amdgpu_memory_info {
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800576 struct drm_amdgpu_heap_info vram;
577 struct drm_amdgpu_heap_info cpu_accessible_vram;
578 struct drm_amdgpu_heap_info gtt;
579};
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800580struct drm_amdgpu_info_firmware {
Christopher Ferris106b3a82016-08-24 12:15:38 -0700581 __u32 ver;
582 __u32 feature;
Christopher Ferris05d08e92016-02-04 13:16:38 -0800583};
Christopher Ferris3a39c0b2021-09-02 00:03:38 +0000584struct drm_amdgpu_info_vbios {
585 __u8 name[64];
586 __u8 vbios_pn[64];
587 __u32 version;
588 __u32 pad;
589 __u8 vbios_ver_str[32];
590 __u8 date[32];
591};
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800592#define AMDGPU_VRAM_TYPE_UNKNOWN 0
Christopher Ferris05d08e92016-02-04 13:16:38 -0800593#define AMDGPU_VRAM_TYPE_GDDR1 1
594#define AMDGPU_VRAM_TYPE_DDR2 2
Christopher Ferris05d08e92016-02-04 13:16:38 -0800595#define AMDGPU_VRAM_TYPE_GDDR3 3
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800596#define AMDGPU_VRAM_TYPE_GDDR4 4
Christopher Ferris05d08e92016-02-04 13:16:38 -0800597#define AMDGPU_VRAM_TYPE_GDDR5 5
598#define AMDGPU_VRAM_TYPE_HBM 6
Christopher Ferris05d08e92016-02-04 13:16:38 -0800599#define AMDGPU_VRAM_TYPE_DDR3 7
Christopher Ferris76a1d452018-06-27 14:12:29 -0700600#define AMDGPU_VRAM_TYPE_DDR4 8
Christopher Ferrisb8a95e22019-10-02 18:29:20 -0700601#define AMDGPU_VRAM_TYPE_GDDR6 9
Christopher Ferris05667cd2021-02-16 16:01:34 -0800602#define AMDGPU_VRAM_TYPE_DDR5 10
Christopher Ferris80ae69d2022-08-02 16:32:21 -0700603#define AMDGPU_VRAM_TYPE_LPDDR4 11
604#define AMDGPU_VRAM_TYPE_LPDDR5 12
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800605struct drm_amdgpu_info_device {
Christopher Ferris106b3a82016-08-24 12:15:38 -0700606 __u32 device_id;
607 __u32 chip_rev;
608 __u32 external_rev;
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800609 __u32 pci_rev;
Christopher Ferris106b3a82016-08-24 12:15:38 -0700610 __u32 family;
611 __u32 num_shader_engines;
612 __u32 num_shader_arrays_per_engine;
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800613 __u32 gpu_counter_freq;
Christopher Ferris106b3a82016-08-24 12:15:38 -0700614 __u64 max_engine_clock;
615 __u64 max_memory_clock;
616 __u32 cu_active_number;
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800617 __u32 cu_ao_mask;
Christopher Ferris106b3a82016-08-24 12:15:38 -0700618 __u32 cu_bitmap[4][4];
619 __u32 enabled_rb_pipes_mask;
620 __u32 num_rb_pipes;
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800621 __u32 num_hw_gfx_contexts;
Christopher Ferrisb7cef6d2023-05-09 19:04:15 +0000622 __u32 pcie_gen;
Christopher Ferris106b3a82016-08-24 12:15:38 -0700623 __u64 ids_flags;
624 __u64 virtual_address_offset;
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800625 __u64 virtual_address_max;
Christopher Ferris106b3a82016-08-24 12:15:38 -0700626 __u32 virtual_address_alignment;
627 __u32 pte_fragment_size;
628 __u32 gart_page_size;
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800629 __u32 ce_ram_size;
Christopher Ferris106b3a82016-08-24 12:15:38 -0700630 __u32 vram_type;
631 __u32 vram_bit_width;
632 __u32 vce_harvest_config;
Christopher Ferris525ce912017-07-26 13:12:53 -0700633 __u32 gc_double_offchip_lds_buf;
634 __u64 prim_buf_gpu_addr;
635 __u64 pos_buf_gpu_addr;
636 __u64 cntl_sb_buf_gpu_addr;
637 __u64 param_buf_gpu_addr;
638 __u32 prim_buf_size;
639 __u32 pos_buf_size;
640 __u32 cntl_sb_buf_size;
641 __u32 param_buf_size;
642 __u32 wave_front_size;
643 __u32 num_shader_visible_vgprs;
644 __u32 num_cu_per_sh;
645 __u32 num_tcc_blocks;
646 __u32 gs_vgt_table_depth;
647 __u32 gs_prim_buffer_depth;
648 __u32 max_gs_waves_per_vgt;
Christopher Ferrisb7cef6d2023-05-09 19:04:15 +0000649 __u32 pcie_num_lanes;
Christopher Ferris1308ad32017-11-14 17:32:13 -0800650 __u32 cu_ao_bitmap[4][4];
Christopher Ferris76a1d452018-06-27 14:12:29 -0700651 __u64 high_va_offset;
652 __u64 high_va_max;
Christopher Ferrisb8a95e22019-10-02 18:29:20 -0700653 __u32 pa_sc_tile_steering_override;
Christopher Ferris9584fa42019-12-09 15:36:13 -0800654 __u64 tcc_disabled_mask;
Christopher Ferrisb7cef6d2023-05-09 19:04:15 +0000655 __u64 min_engine_clock;
656 __u64 min_memory_clock;
657 __u32 tcp_cache_size;
658 __u32 num_sqc_per_wgp;
659 __u32 sqc_data_cache_size;
660 __u32 sqc_inst_cache_size;
661 __u32 gl1c_cache_size;
662 __u32 gl2c_cache_size;
663 __u64 mall_size;
664 __u32 enabled_rb_pipes_mask_hi;
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800665};
Christopher Ferris05d08e92016-02-04 13:16:38 -0800666struct drm_amdgpu_info_hw_ip {
Christopher Ferris106b3a82016-08-24 12:15:38 -0700667 __u32 hw_ip_version_major;
668 __u32 hw_ip_version_minor;
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800669 __u64 capabilities_flags;
Christopher Ferris106b3a82016-08-24 12:15:38 -0700670 __u32 ib_start_alignment;
671 __u32 ib_size_alignment;
672 __u32 available_rings;
Christopher Ferris7447a1c2022-10-04 18:24:44 -0700673 __u32 ip_discovery_version;
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800674};
Christopher Ferris525ce912017-07-26 13:12:53 -0700675struct drm_amdgpu_info_num_handles {
676 __u32 uvd_max_handles;
677 __u32 uvd_used_handles;
678};
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800679#define AMDGPU_VCE_CLOCK_TABLE_ENTRIES 6
680struct drm_amdgpu_info_vce_clock_table_entry {
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800681 __u32 sclk;
682 __u32 mclk;
683 __u32 eclk;
684 __u32 pad;
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800685};
686struct drm_amdgpu_info_vce_clock_table {
687 struct drm_amdgpu_info_vce_clock_table_entry entries[AMDGPU_VCE_CLOCK_TABLE_ENTRIES];
688 __u32 num_valid_entries;
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800689 __u32 pad;
Christopher Ferris05d08e92016-02-04 13:16:38 -0800690};
Christopher Ferrisfcc3b4f2021-07-01 01:30:21 +0000691#define AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_MPEG2 0
692#define AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_MPEG4 1
693#define AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_VC1 2
694#define AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_MPEG4_AVC 3
695#define AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_HEVC 4
696#define AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_JPEG 5
697#define AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_VP9 6
698#define AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_AV1 7
699#define AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_COUNT 8
700struct drm_amdgpu_info_video_codec_info {
701 __u32 valid;
702 __u32 max_width;
703 __u32 max_height;
704 __u32 max_pixels_per_frame;
705 __u32 max_level;
706 __u32 pad;
707};
708struct drm_amdgpu_info_video_caps {
709 struct drm_amdgpu_info_video_codec_info codec_info[AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_COUNT];
710};
Christopher Ferris05d08e92016-02-04 13:16:38 -0800711#define AMDGPU_FAMILY_UNKNOWN 0
Christopher Ferris6a9755d2017-01-13 14:09:31 -0800712#define AMDGPU_FAMILY_SI 110
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800713#define AMDGPU_FAMILY_CI 120
Christopher Ferris49f525c2016-12-12 14:55:36 -0800714#define AMDGPU_FAMILY_KV 125
Christopher Ferris05d08e92016-02-04 13:16:38 -0800715#define AMDGPU_FAMILY_VI 130
716#define AMDGPU_FAMILY_CZ 135
Christopher Ferris525ce912017-07-26 13:12:53 -0700717#define AMDGPU_FAMILY_AI 141
Christopher Ferris1308ad32017-11-14 17:32:13 -0800718#define AMDGPU_FAMILY_RV 142
Christopher Ferrisb8a95e22019-10-02 18:29:20 -0700719#define AMDGPU_FAMILY_NV 143
Christopher Ferris05667cd2021-02-16 16:01:34 -0800720#define AMDGPU_FAMILY_VGH 144
Christopher Ferris80ae69d2022-08-02 16:32:21 -0700721#define AMDGPU_FAMILY_GC_11_0_0 145
Christopher Ferris3a39c0b2021-09-02 00:03:38 +0000722#define AMDGPU_FAMILY_YC 146
Christopher Ferris80ae69d2022-08-02 16:32:21 -0700723#define AMDGPU_FAMILY_GC_11_0_1 148
Christopher Ferris10a76e62022-06-08 13:31:52 -0700724#define AMDGPU_FAMILY_GC_10_3_6 149
725#define AMDGPU_FAMILY_GC_10_3_7 151
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800726#ifdef __cplusplus
Christopher Ferris48fe0ae2019-01-10 15:59:33 -0800727}
Christopher Ferris05d08e92016-02-04 13:16:38 -0800728#endif
Christopher Ferris49f525c2016-12-12 14:55:36 -0800729#endif