blob: f4444c458fcf067aaca1b29f8b3844303e1e5dfa [file] [log] [blame]
Christopher Ferris48af7cb2017-02-21 12:35:09 -08001/****************************************************************************
2 ****************************************************************************
3 ***
4 *** This header was automatically generated from a Linux kernel header
5 *** of the same name, to make information necessary for userspace to
6 *** call into the kernel available to libc. It contains only constants,
7 *** structures, and macros generated from the original header, and thus,
8 *** contains no copyrightable information.
9 ***
10 *** To edit the content of this header, modify the corresponding
11 *** source file (e.g. under external/kernel-headers/original/) then
12 *** run bionic/libc/kernel/tools/update_all.py
13 ***
14 *** Any manual change here will be lost the next time this script will
15 *** be run. You've been warned!
16 ***
17 ****************************************************************************
18 ****************************************************************************/
19#ifndef __VMW_PVRDMA_ABI_H__
20#define __VMW_PVRDMA_ABI_H__
21#include <linux/types.h>
22#define PVRDMA_UVERBS_ABI_VERSION 3
Christopher Ferris48af7cb2017-02-21 12:35:09 -080023#define PVRDMA_UAR_HANDLE_MASK 0x00FFFFFF
24#define PVRDMA_UAR_QP_OFFSET 0
Christopher Ferris76a1d452018-06-27 14:12:29 -070025#define PVRDMA_UAR_QP_SEND (1 << 30)
26#define PVRDMA_UAR_QP_RECV (1 << 31)
Christopher Ferris48af7cb2017-02-21 12:35:09 -080027#define PVRDMA_UAR_CQ_OFFSET 4
Christopher Ferris76a1d452018-06-27 14:12:29 -070028#define PVRDMA_UAR_CQ_ARM_SOL (1 << 29)
29#define PVRDMA_UAR_CQ_ARM (1 << 30)
30#define PVRDMA_UAR_CQ_POLL (1 << 31)
31#define PVRDMA_UAR_SRQ_OFFSET 8
32#define PVRDMA_UAR_SRQ_RECV (1 << 30)
Christopher Ferris48af7cb2017-02-21 12:35:09 -080033enum pvrdma_wr_opcode {
34 PVRDMA_WR_RDMA_WRITE,
35 PVRDMA_WR_RDMA_WRITE_WITH_IMM,
36 PVRDMA_WR_SEND,
Christopher Ferris48af7cb2017-02-21 12:35:09 -080037 PVRDMA_WR_SEND_WITH_IMM,
38 PVRDMA_WR_RDMA_READ,
39 PVRDMA_WR_ATOMIC_CMP_AND_SWP,
40 PVRDMA_WR_ATOMIC_FETCH_AND_ADD,
Christopher Ferris48af7cb2017-02-21 12:35:09 -080041 PVRDMA_WR_LSO,
42 PVRDMA_WR_SEND_WITH_INV,
43 PVRDMA_WR_RDMA_READ_WITH_INV,
44 PVRDMA_WR_LOCAL_INV,
Christopher Ferris48af7cb2017-02-21 12:35:09 -080045 PVRDMA_WR_FAST_REG_MR,
46 PVRDMA_WR_MASKED_ATOMIC_CMP_AND_SWP,
47 PVRDMA_WR_MASKED_ATOMIC_FETCH_AND_ADD,
48 PVRDMA_WR_BIND_MW,
Christopher Ferris48af7cb2017-02-21 12:35:09 -080049 PVRDMA_WR_REG_SIG_MR,
Christopher Ferrisd842e432019-03-07 10:21:59 -080050 PVRDMA_WR_ERROR,
Christopher Ferris48af7cb2017-02-21 12:35:09 -080051};
52enum pvrdma_wc_status {
53 PVRDMA_WC_SUCCESS,
Christopher Ferris48af7cb2017-02-21 12:35:09 -080054 PVRDMA_WC_LOC_LEN_ERR,
55 PVRDMA_WC_LOC_QP_OP_ERR,
56 PVRDMA_WC_LOC_EEC_OP_ERR,
57 PVRDMA_WC_LOC_PROT_ERR,
Christopher Ferris48af7cb2017-02-21 12:35:09 -080058 PVRDMA_WC_WR_FLUSH_ERR,
59 PVRDMA_WC_MW_BIND_ERR,
60 PVRDMA_WC_BAD_RESP_ERR,
61 PVRDMA_WC_LOC_ACCESS_ERR,
Christopher Ferris48af7cb2017-02-21 12:35:09 -080062 PVRDMA_WC_REM_INV_REQ_ERR,
63 PVRDMA_WC_REM_ACCESS_ERR,
64 PVRDMA_WC_REM_OP_ERR,
65 PVRDMA_WC_RETRY_EXC_ERR,
Christopher Ferris48af7cb2017-02-21 12:35:09 -080066 PVRDMA_WC_RNR_RETRY_EXC_ERR,
67 PVRDMA_WC_LOC_RDD_VIOL_ERR,
68 PVRDMA_WC_REM_INV_RD_REQ_ERR,
69 PVRDMA_WC_REM_ABORT_ERR,
Christopher Ferris48af7cb2017-02-21 12:35:09 -080070 PVRDMA_WC_INV_EECN_ERR,
71 PVRDMA_WC_INV_EEC_STATE_ERR,
72 PVRDMA_WC_FATAL_ERR,
73 PVRDMA_WC_RESP_TIMEOUT_ERR,
Christopher Ferris48af7cb2017-02-21 12:35:09 -080074 PVRDMA_WC_GENERAL_ERR,
75};
76enum pvrdma_wc_opcode {
77 PVRDMA_WC_SEND,
Christopher Ferris48af7cb2017-02-21 12:35:09 -080078 PVRDMA_WC_RDMA_WRITE,
79 PVRDMA_WC_RDMA_READ,
80 PVRDMA_WC_COMP_SWAP,
81 PVRDMA_WC_FETCH_ADD,
Christopher Ferris48af7cb2017-02-21 12:35:09 -080082 PVRDMA_WC_BIND_MW,
83 PVRDMA_WC_LSO,
84 PVRDMA_WC_LOCAL_INV,
85 PVRDMA_WC_FAST_REG_MR,
Christopher Ferris48af7cb2017-02-21 12:35:09 -080086 PVRDMA_WC_MASKED_COMP_SWAP,
87 PVRDMA_WC_MASKED_FETCH_ADD,
88 PVRDMA_WC_RECV = 1 << 7,
89 PVRDMA_WC_RECV_RDMA_WITH_IMM,
Christopher Ferris48af7cb2017-02-21 12:35:09 -080090};
91enum pvrdma_wc_flags {
92 PVRDMA_WC_GRH = 1 << 0,
93 PVRDMA_WC_WITH_IMM = 1 << 1,
Christopher Ferris48af7cb2017-02-21 12:35:09 -080094 PVRDMA_WC_WITH_INVALIDATE = 1 << 2,
95 PVRDMA_WC_IP_CSUM_OK = 1 << 3,
96 PVRDMA_WC_WITH_SMAC = 1 << 4,
97 PVRDMA_WC_WITH_VLAN = 1 << 5,
Christopher Ferris1308ad32017-11-14 17:32:13 -080098 PVRDMA_WC_WITH_NETWORK_HDR_TYPE = 1 << 6,
99 PVRDMA_WC_FLAGS_MAX = PVRDMA_WC_WITH_NETWORK_HDR_TYPE,
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800100};
Christopher Ferris05667cd2021-02-16 16:01:34 -0800101enum pvrdma_network_type {
102 PVRDMA_NETWORK_IB,
103 PVRDMA_NETWORK_ROCE_V1 = PVRDMA_NETWORK_IB,
104 PVRDMA_NETWORK_IPV4,
105 PVRDMA_NETWORK_IPV6
106};
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800107struct pvrdma_alloc_ucontext_resp {
108 __u32 qp_tab_size;
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800109 __u32 reserved;
110};
111struct pvrdma_alloc_pd_resp {
112 __u32 pdn;
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800113 __u32 reserved;
114};
115struct pvrdma_create_cq {
Christopher Ferris76a1d452018-06-27 14:12:29 -0700116 __aligned_u64 buf_addr;
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800117 __u32 buf_size;
118 __u32 reserved;
119};
120struct pvrdma_create_cq_resp {
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800121 __u32 cqn;
122 __u32 reserved;
123};
124struct pvrdma_resize_cq {
Christopher Ferris76a1d452018-06-27 14:12:29 -0700125 __aligned_u64 buf_addr;
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800126 __u32 buf_size;
127 __u32 reserved;
128};
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800129struct pvrdma_create_srq {
Christopher Ferris76a1d452018-06-27 14:12:29 -0700130 __aligned_u64 buf_addr;
Christopher Ferris934ec942018-01-31 15:29:16 -0800131 __u32 buf_size;
132 __u32 reserved;
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800133};
134struct pvrdma_create_srq_resp {
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800135 __u32 srqn;
136 __u32 reserved;
137};
138struct pvrdma_create_qp {
Christopher Ferris76a1d452018-06-27 14:12:29 -0700139 __aligned_u64 rbuf_addr;
140 __aligned_u64 sbuf_addr;
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800141 __u32 rbuf_size;
142 __u32 sbuf_size;
Christopher Ferris76a1d452018-06-27 14:12:29 -0700143 __aligned_u64 qp_addr;
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800144};
Christopher Ferrisd32ca142020-02-04 16:16:51 -0800145struct pvrdma_create_qp_resp {
146 __u32 qpn;
147 __u32 qp_handle;
148};
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800149struct pvrdma_ex_cmp_swap {
Christopher Ferris76a1d452018-06-27 14:12:29 -0700150 __aligned_u64 swap_val;
151 __aligned_u64 compare_val;
152 __aligned_u64 swap_mask;
153 __aligned_u64 compare_mask;
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800154};
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800155struct pvrdma_ex_fetch_add {
Christopher Ferris76a1d452018-06-27 14:12:29 -0700156 __aligned_u64 add_val;
157 __aligned_u64 field_boundary;
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800158};
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800159struct pvrdma_av {
160 __u32 port_pd;
161 __u32 sl_tclass_flowlabel;
162 __u8 dgid[16];
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800163 __u8 src_path_bits;
164 __u8 gid_index;
165 __u8 stat_rate;
166 __u8 hop_limit;
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800167 __u8 dmac[6];
168 __u8 reserved[6];
169};
170struct pvrdma_sge {
Christopher Ferris76a1d452018-06-27 14:12:29 -0700171 __aligned_u64 addr;
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800172 __u32 length;
173 __u32 lkey;
174};
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800175struct pvrdma_rq_wqe_hdr {
Christopher Ferris76a1d452018-06-27 14:12:29 -0700176 __aligned_u64 wr_id;
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800177 __u32 num_sge;
178 __u32 total_len;
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800179};
180struct pvrdma_sq_wqe_hdr {
Christopher Ferris76a1d452018-06-27 14:12:29 -0700181 __aligned_u64 wr_id;
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800182 __u32 num_sge;
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800183 __u32 total_len;
184 __u32 opcode;
185 __u32 send_flags;
186 union {
Christopher Ferris525ce912017-07-26 13:12:53 -0700187 __be32 imm_data;
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800188 __u32 invalidate_rkey;
189 } ex;
190 __u32 reserved;
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800191 union {
192 struct {
Christopher Ferris76a1d452018-06-27 14:12:29 -0700193 __aligned_u64 remote_addr;
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800194 __u32 rkey;
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800195 __u8 reserved[4];
196 } rdma;
197 struct {
Christopher Ferris76a1d452018-06-27 14:12:29 -0700198 __aligned_u64 remote_addr;
199 __aligned_u64 compare_add;
200 __aligned_u64 swap;
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800201 __u32 rkey;
202 __u32 reserved;
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800203 } atomic;
204 struct {
Christopher Ferris76a1d452018-06-27 14:12:29 -0700205 __aligned_u64 remote_addr;
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800206 __u32 log_arg_sz;
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800207 __u32 rkey;
208 union {
209 struct pvrdma_ex_cmp_swap cmp_swap;
210 struct pvrdma_ex_fetch_add fetch_add;
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800211 } wr_data;
212 } masked_atomics;
213 struct {
Christopher Ferris76a1d452018-06-27 14:12:29 -0700214 __aligned_u64 iova_start;
215 __aligned_u64 pl_pdir_dma;
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800216 __u32 page_shift;
217 __u32 page_list_len;
218 __u32 length;
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800219 __u32 access_flags;
220 __u32 rkey;
Christopher Ferris76a1d452018-06-27 14:12:29 -0700221 __u32 reserved;
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800222 } fast_reg;
223 struct {
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800224 __u32 remote_qpn;
225 __u32 remote_qkey;
226 struct pvrdma_av av;
227 } ud;
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800228 } wr;
229};
230struct pvrdma_cqe {
Christopher Ferris76a1d452018-06-27 14:12:29 -0700231 __aligned_u64 wr_id;
232 __aligned_u64 qp;
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800233 __u32 opcode;
234 __u32 status;
235 __u32 byte_len;
Christopher Ferris525ce912017-07-26 13:12:53 -0700236 __be32 imm_data;
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800237 __u32 src_qp;
238 __u32 wc_flags;
239 __u32 vendor_err;
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800240 __u16 pkey_index;
241 __u16 slid;
242 __u8 sl;
243 __u8 dlid_path_bits;
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800244 __u8 port_num;
245 __u8 smac[6];
Christopher Ferris1308ad32017-11-14 17:32:13 -0800246 __u8 network_hdr_type;
247 __u8 reserved2[6];
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800248};
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800249#endif