blob: f15f3c685b33cd1a32d73a2ea1c720a231f83486 [file] [log] [blame]
Ben Cheng655a7c02013-10-16 16:09:24 -07001/****************************************************************************
2 ****************************************************************************
3 ***
4 *** This header was automatically generated from a Linux kernel header
5 *** of the same name, to make information necessary for userspace to
6 *** call into the kernel available to libc. It contains only constants,
7 *** structures, and macros generated from the original header, and thus,
8 *** contains no copyrightable information.
9 ***
10 *** To edit the content of this header, modify the corresponding
11 *** source file (e.g. under external/kernel-headers/original/) then
12 *** run bionic/libc/kernel/tools/update_all.py
13 ***
14 *** Any manual change here will be lost the next time this script will
15 *** be run. You've been warned!
16 ***
17 ****************************************************************************
18 ****************************************************************************/
19#ifndef _DRM_MODE_H
20#define _DRM_MODE_H
Christopher Ferris106b3a82016-08-24 12:15:38 -070021#include "drm.h"
22#ifdef __cplusplus
Christopher Ferris106b3a82016-08-24 12:15:38 -070023#endif
24#define DRM_DISPLAY_INFO_LEN 32
Ben Cheng655a7c02013-10-16 16:09:24 -070025#define DRM_CONNECTOR_NAME_LEN 32
26#define DRM_DISPLAY_MODE_LEN 32
27#define DRM_PROP_NAME_LEN 32
Tao Baod7db5942015-01-28 10:07:51 -080028#define DRM_MODE_TYPE_BUILTIN (1 << 0)
Tao Baod7db5942015-01-28 10:07:51 -080029#define DRM_MODE_TYPE_CLOCK_C ((1 << 1) | DRM_MODE_TYPE_BUILTIN)
30#define DRM_MODE_TYPE_CRTC_C ((1 << 2) | DRM_MODE_TYPE_BUILTIN)
31#define DRM_MODE_TYPE_PREFERRED (1 << 3)
32#define DRM_MODE_TYPE_DEFAULT (1 << 4)
Tao Baod7db5942015-01-28 10:07:51 -080033#define DRM_MODE_TYPE_USERDEF (1 << 5)
34#define DRM_MODE_TYPE_DRIVER (1 << 6)
35#define DRM_MODE_FLAG_PHSYNC (1 << 0)
36#define DRM_MODE_FLAG_NHSYNC (1 << 1)
Tao Baod7db5942015-01-28 10:07:51 -080037#define DRM_MODE_FLAG_PVSYNC (1 << 2)
38#define DRM_MODE_FLAG_NVSYNC (1 << 3)
39#define DRM_MODE_FLAG_INTERLACE (1 << 4)
40#define DRM_MODE_FLAG_DBLSCAN (1 << 5)
Tao Baod7db5942015-01-28 10:07:51 -080041#define DRM_MODE_FLAG_CSYNC (1 << 6)
42#define DRM_MODE_FLAG_PCSYNC (1 << 7)
43#define DRM_MODE_FLAG_NCSYNC (1 << 8)
44#define DRM_MODE_FLAG_HSKEW (1 << 9)
Tao Baod7db5942015-01-28 10:07:51 -080045#define DRM_MODE_FLAG_BCAST (1 << 10)
46#define DRM_MODE_FLAG_PIXMUX (1 << 11)
47#define DRM_MODE_FLAG_DBLCLK (1 << 12)
48#define DRM_MODE_FLAG_CLKDIV2 (1 << 13)
Tao Baod7db5942015-01-28 10:07:51 -080049#define DRM_MODE_FLAG_3D_MASK (0x1f << 14)
50#define DRM_MODE_FLAG_3D_NONE (0 << 14)
51#define DRM_MODE_FLAG_3D_FRAME_PACKING (1 << 14)
52#define DRM_MODE_FLAG_3D_FIELD_ALTERNATIVE (2 << 14)
Tao Baod7db5942015-01-28 10:07:51 -080053#define DRM_MODE_FLAG_3D_LINE_ALTERNATIVE (3 << 14)
54#define DRM_MODE_FLAG_3D_SIDE_BY_SIDE_FULL (4 << 14)
55#define DRM_MODE_FLAG_3D_L_DEPTH (5 << 14)
56#define DRM_MODE_FLAG_3D_L_DEPTH_GFX_GFX_DEPTH (6 << 14)
Tao Baod7db5942015-01-28 10:07:51 -080057#define DRM_MODE_FLAG_3D_TOP_AND_BOTTOM (7 << 14)
58#define DRM_MODE_FLAG_3D_SIDE_BY_SIDE_HALF (8 << 14)
Christopher Ferris82d75042015-01-26 10:57:07 -080059#define DRM_MODE_PICTURE_ASPECT_NONE 0
60#define DRM_MODE_PICTURE_ASPECT_4_3 1
Christopher Ferris82d75042015-01-26 10:57:07 -080061#define DRM_MODE_PICTURE_ASPECT_16_9 2
Christopher Ferris48af7cb2017-02-21 12:35:09 -080062#define DRM_MODE_FLAG_PIC_AR_MASK (0x0F << 19)
Christopher Ferris48af7cb2017-02-21 12:35:09 -080063#define DRM_MODE_FLAG_PIC_AR_NONE (DRM_MODE_PICTURE_ASPECT_NONE << 19)
64#define DRM_MODE_FLAG_PIC_AR_4_3 (DRM_MODE_PICTURE_ASPECT_4_3 << 19)
65#define DRM_MODE_FLAG_PIC_AR_16_9 (DRM_MODE_PICTURE_ASPECT_16_9 << 19)
66#define DRM_MODE_DPMS_ON 0
Christopher Ferris48af7cb2017-02-21 12:35:09 -080067#define DRM_MODE_DPMS_STANDBY 1
68#define DRM_MODE_DPMS_SUSPEND 2
69#define DRM_MODE_DPMS_OFF 3
70#define DRM_MODE_SCALE_NONE 0
Christopher Ferris48af7cb2017-02-21 12:35:09 -080071#define DRM_MODE_SCALE_FULLSCREEN 1
72#define DRM_MODE_SCALE_CENTER 2
73#define DRM_MODE_SCALE_ASPECT 3
Ben Cheng655a7c02013-10-16 16:09:24 -070074#define DRM_MODE_DITHERING_OFF 0
75#define DRM_MODE_DITHERING_ON 1
76#define DRM_MODE_DITHERING_AUTO 2
77#define DRM_MODE_DIRTY_OFF 0
Ben Cheng655a7c02013-10-16 16:09:24 -070078#define DRM_MODE_DIRTY_ON 1
79#define DRM_MODE_DIRTY_ANNOTATE 2
80struct drm_mode_modeinfo {
Tao Baod7db5942015-01-28 10:07:51 -080081 __u32 clock;
Christopher Ferris05d08e92016-02-04 13:16:38 -080082 __u16 hdisplay;
83 __u16 hsync_start;
84 __u16 hsync_end;
Christopher Ferris05d08e92016-02-04 13:16:38 -080085 __u16 htotal;
86 __u16 hskew;
87 __u16 vdisplay;
88 __u16 vsync_start;
Christopher Ferris05d08e92016-02-04 13:16:38 -080089 __u16 vsync_end;
90 __u16 vtotal;
91 __u16 vscan;
Tao Baod7db5942015-01-28 10:07:51 -080092 __u32 vrefresh;
Tao Baod7db5942015-01-28 10:07:51 -080093 __u32 flags;
94 __u32 type;
95 char name[DRM_DISPLAY_MODE_LEN];
Ben Cheng655a7c02013-10-16 16:09:24 -070096};
97struct drm_mode_card_res {
Tao Baod7db5942015-01-28 10:07:51 -080098 __u64 fb_id_ptr;
99 __u64 crtc_id_ptr;
100 __u64 connector_id_ptr;
Tao Baod7db5942015-01-28 10:07:51 -0800101 __u64 encoder_id_ptr;
102 __u32 count_fbs;
103 __u32 count_crtcs;
104 __u32 count_connectors;
Tao Baod7db5942015-01-28 10:07:51 -0800105 __u32 count_encoders;
Christopher Ferris05d08e92016-02-04 13:16:38 -0800106 __u32 min_width;
107 __u32 max_width;
108 __u32 min_height;
Christopher Ferris05d08e92016-02-04 13:16:38 -0800109 __u32 max_height;
110};
Ben Cheng655a7c02013-10-16 16:09:24 -0700111struct drm_mode_crtc {
Tao Baod7db5942015-01-28 10:07:51 -0800112 __u64 set_connectors_ptr;
113 __u32 count_connectors;
114 __u32 crtc_id;
Tao Baod7db5942015-01-28 10:07:51 -0800115 __u32 fb_id;
Christopher Ferris05d08e92016-02-04 13:16:38 -0800116 __u32 x;
Christopher Ferris05d08e92016-02-04 13:16:38 -0800117 __u32 y;
Tao Baod7db5942015-01-28 10:07:51 -0800118 __u32 gamma_size;
119 __u32 mode_valid;
Tao Baod7db5942015-01-28 10:07:51 -0800120 struct drm_mode_modeinfo mode;
Ben Cheng655a7c02013-10-16 16:09:24 -0700121};
Tao Baod7db5942015-01-28 10:07:51 -0800122#define DRM_MODE_PRESENT_TOP_FIELD (1 << 0)
123#define DRM_MODE_PRESENT_BOTTOM_FIELD (1 << 1)
Ben Cheng655a7c02013-10-16 16:09:24 -0700124struct drm_mode_set_plane {
Tao Baod7db5942015-01-28 10:07:51 -0800125 __u32 plane_id;
126 __u32 crtc_id;
127 __u32 fb_id;
Tao Baod7db5942015-01-28 10:07:51 -0800128 __u32 flags;
Christopher Ferris05d08e92016-02-04 13:16:38 -0800129 __s32 crtc_x;
130 __s32 crtc_y;
131 __u32 crtc_w;
132 __u32 crtc_h;
Christopher Ferris05d08e92016-02-04 13:16:38 -0800133 __u32 src_x;
134 __u32 src_y;
135 __u32 src_h;
136 __u32 src_w;
Ben Cheng655a7c02013-10-16 16:09:24 -0700137};
138struct drm_mode_get_plane {
Tao Baod7db5942015-01-28 10:07:51 -0800139 __u32 plane_id;
Tao Baod7db5942015-01-28 10:07:51 -0800140 __u32 crtc_id;
141 __u32 fb_id;
142 __u32 possible_crtcs;
143 __u32 gamma_size;
Tao Baod7db5942015-01-28 10:07:51 -0800144 __u32 count_format_types;
145 __u64 format_type_ptr;
Ben Cheng655a7c02013-10-16 16:09:24 -0700146};
147struct drm_mode_get_plane_res {
Tao Baod7db5942015-01-28 10:07:51 -0800148 __u64 plane_id_ptr;
149 __u32 count_planes;
Ben Cheng655a7c02013-10-16 16:09:24 -0700150};
151#define DRM_MODE_ENCODER_NONE 0
152#define DRM_MODE_ENCODER_DAC 1
Ben Cheng655a7c02013-10-16 16:09:24 -0700153#define DRM_MODE_ENCODER_TMDS 2
154#define DRM_MODE_ENCODER_LVDS 3
155#define DRM_MODE_ENCODER_TVDAC 4
156#define DRM_MODE_ENCODER_VIRTUAL 5
Christopher Ferris38062f92014-07-09 15:33:25 -0700157#define DRM_MODE_ENCODER_DSI 6
Christopher Ferrisba8d4f42014-09-03 19:56:49 -0700158#define DRM_MODE_ENCODER_DPMST 7
Christopher Ferris106b3a82016-08-24 12:15:38 -0700159#define DRM_MODE_ENCODER_DPI 8
Christopher Ferrisba8d4f42014-09-03 19:56:49 -0700160struct drm_mode_get_encoder {
Tao Baod7db5942015-01-28 10:07:51 -0800161 __u32 encoder_id;
162 __u32 encoder_type;
163 __u32 crtc_id;
164 __u32 possible_crtcs;
Tao Baod7db5942015-01-28 10:07:51 -0800165 __u32 possible_clones;
Ben Cheng655a7c02013-10-16 16:09:24 -0700166};
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800167enum drm_mode_subconnector {
168 DRM_MODE_SUBCONNECTOR_Automatic = 0,
169 DRM_MODE_SUBCONNECTOR_Unknown = 0,
170 DRM_MODE_SUBCONNECTOR_DVID = 3,
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800171 DRM_MODE_SUBCONNECTOR_DVIA = 4,
172 DRM_MODE_SUBCONNECTOR_Composite = 5,
173 DRM_MODE_SUBCONNECTOR_SVIDEO = 6,
174 DRM_MODE_SUBCONNECTOR_Component = 8,
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800175 DRM_MODE_SUBCONNECTOR_SCART = 9,
176};
Ben Cheng655a7c02013-10-16 16:09:24 -0700177#define DRM_MODE_CONNECTOR_Unknown 0
Christopher Ferrisba8d4f42014-09-03 19:56:49 -0700178#define DRM_MODE_CONNECTOR_VGA 1
Ben Cheng655a7c02013-10-16 16:09:24 -0700179#define DRM_MODE_CONNECTOR_DVII 2
180#define DRM_MODE_CONNECTOR_DVID 3
181#define DRM_MODE_CONNECTOR_DVIA 4
Christopher Ferrisba8d4f42014-09-03 19:56:49 -0700182#define DRM_MODE_CONNECTOR_Composite 5
Ben Cheng655a7c02013-10-16 16:09:24 -0700183#define DRM_MODE_CONNECTOR_SVIDEO 6
184#define DRM_MODE_CONNECTOR_LVDS 7
185#define DRM_MODE_CONNECTOR_Component 8
Christopher Ferrisba8d4f42014-09-03 19:56:49 -0700186#define DRM_MODE_CONNECTOR_9PinDIN 9
Ben Cheng655a7c02013-10-16 16:09:24 -0700187#define DRM_MODE_CONNECTOR_DisplayPort 10
188#define DRM_MODE_CONNECTOR_HDMIA 11
189#define DRM_MODE_CONNECTOR_HDMIB 12
Christopher Ferrisba8d4f42014-09-03 19:56:49 -0700190#define DRM_MODE_CONNECTOR_TV 13
Ben Cheng655a7c02013-10-16 16:09:24 -0700191#define DRM_MODE_CONNECTOR_eDP 14
192#define DRM_MODE_CONNECTOR_VIRTUAL 15
Christopher Ferris38062f92014-07-09 15:33:25 -0700193#define DRM_MODE_CONNECTOR_DSI 16
Christopher Ferris106b3a82016-08-24 12:15:38 -0700194#define DRM_MODE_CONNECTOR_DPI 17
Christopher Ferrisba8d4f42014-09-03 19:56:49 -0700195struct drm_mode_get_connector {
Tao Baod7db5942015-01-28 10:07:51 -0800196 __u64 encoders_ptr;
197 __u64 modes_ptr;
198 __u64 props_ptr;
199 __u64 prop_values_ptr;
Tao Baod7db5942015-01-28 10:07:51 -0800200 __u32 count_modes;
201 __u32 count_props;
202 __u32 count_encoders;
203 __u32 encoder_id;
Tao Baod7db5942015-01-28 10:07:51 -0800204 __u32 connector_id;
205 __u32 connector_type;
206 __u32 connector_type_id;
207 __u32 connection;
Christopher Ferris05d08e92016-02-04 13:16:38 -0800208 __u32 mm_width;
Christopher Ferris05d08e92016-02-04 13:16:38 -0800209 __u32 mm_height;
Tao Baod7db5942015-01-28 10:07:51 -0800210 __u32 subpixel;
211 __u32 pad;
Christopher Ferrisba8d4f42014-09-03 19:56:49 -0700212};
Tao Baod7db5942015-01-28 10:07:51 -0800213#define DRM_MODE_PROP_PENDING (1 << 0)
214#define DRM_MODE_PROP_RANGE (1 << 1)
215#define DRM_MODE_PROP_IMMUTABLE (1 << 2)
216#define DRM_MODE_PROP_ENUM (1 << 3)
Tao Baod7db5942015-01-28 10:07:51 -0800217#define DRM_MODE_PROP_BLOB (1 << 4)
218#define DRM_MODE_PROP_BITMASK (1 << 5)
219#define DRM_MODE_PROP_LEGACY_TYPE (DRM_MODE_PROP_RANGE | DRM_MODE_PROP_ENUM | DRM_MODE_PROP_BLOB | DRM_MODE_PROP_BITMASK)
Christopher Ferrisba8d4f42014-09-03 19:56:49 -0700220#define DRM_MODE_PROP_EXTENDED_TYPE 0x0000ffc0
221#define DRM_MODE_PROP_TYPE(n) ((n) << 6)
222#define DRM_MODE_PROP_OBJECT DRM_MODE_PROP_TYPE(1)
223#define DRM_MODE_PROP_SIGNED_RANGE DRM_MODE_PROP_TYPE(2)
Christopher Ferris05d08e92016-02-04 13:16:38 -0800224#define DRM_MODE_PROP_ATOMIC 0x80000000
Christopher Ferris05d08e92016-02-04 13:16:38 -0800225struct drm_mode_property_enum {
Tao Baod7db5942015-01-28 10:07:51 -0800226 __u64 value;
227 char name[DRM_PROP_NAME_LEN];
Ben Cheng655a7c02013-10-16 16:09:24 -0700228};
Christopher Ferris05d08e92016-02-04 13:16:38 -0800229struct drm_mode_get_property {
Tao Baod7db5942015-01-28 10:07:51 -0800230 __u64 values_ptr;
231 __u64 enum_blob_ptr;
232 __u32 prop_id;
Christopher Ferris05d08e92016-02-04 13:16:38 -0800233 __u32 flags;
Tao Baod7db5942015-01-28 10:07:51 -0800234 char name[DRM_PROP_NAME_LEN];
235 __u32 count_values;
236 __u32 count_enum_blobs;
Christopher Ferris05d08e92016-02-04 13:16:38 -0800237};
Ben Cheng655a7c02013-10-16 16:09:24 -0700238struct drm_mode_connector_set_property {
Tao Baod7db5942015-01-28 10:07:51 -0800239 __u64 value;
240 __u32 prop_id;
Christopher Ferris05d08e92016-02-04 13:16:38 -0800241 __u32 connector_id;
Ben Cheng655a7c02013-10-16 16:09:24 -0700242};
Christopher Ferris106b3a82016-08-24 12:15:38 -0700243#define DRM_MODE_OBJECT_CRTC 0xcccccccc
244#define DRM_MODE_OBJECT_CONNECTOR 0xc0c0c0c0
Christopher Ferris106b3a82016-08-24 12:15:38 -0700245#define DRM_MODE_OBJECT_ENCODER 0xe0e0e0e0
246#define DRM_MODE_OBJECT_MODE 0xdededede
247#define DRM_MODE_OBJECT_PROPERTY 0xb0b0b0b0
248#define DRM_MODE_OBJECT_FB 0xfbfbfbfb
Christopher Ferris106b3a82016-08-24 12:15:38 -0700249#define DRM_MODE_OBJECT_BLOB 0xbbbbbbbb
250#define DRM_MODE_OBJECT_PLANE 0xeeeeeeee
251#define DRM_MODE_OBJECT_ANY 0
252struct drm_mode_obj_get_properties {
Christopher Ferris106b3a82016-08-24 12:15:38 -0700253 __u64 props_ptr;
Christopher Ferris05d08e92016-02-04 13:16:38 -0800254 __u64 prop_values_ptr;
Tao Baod7db5942015-01-28 10:07:51 -0800255 __u32 count_props;
256 __u32 obj_id;
Christopher Ferris106b3a82016-08-24 12:15:38 -0700257 __u32 obj_type;
Christopher Ferris05d08e92016-02-04 13:16:38 -0800258};
Ben Cheng655a7c02013-10-16 16:09:24 -0700259struct drm_mode_obj_set_property {
Tao Baod7db5942015-01-28 10:07:51 -0800260 __u64 value;
Christopher Ferris106b3a82016-08-24 12:15:38 -0700261 __u32 prop_id;
Christopher Ferris05d08e92016-02-04 13:16:38 -0800262 __u32 obj_id;
Tao Baod7db5942015-01-28 10:07:51 -0800263 __u32 obj_type;
Christopher Ferris38062f92014-07-09 15:33:25 -0700264};
Christopher Ferris106b3a82016-08-24 12:15:38 -0700265struct drm_mode_get_blob {
Christopher Ferris05d08e92016-02-04 13:16:38 -0800266 __u32 blob_id;
Tao Baod7db5942015-01-28 10:07:51 -0800267 __u32 length;
268 __u64 data;
Christopher Ferris106b3a82016-08-24 12:15:38 -0700269};
Christopher Ferris05d08e92016-02-04 13:16:38 -0800270struct drm_mode_fb_cmd {
Tao Baod7db5942015-01-28 10:07:51 -0800271 __u32 fb_id;
Christopher Ferris05d08e92016-02-04 13:16:38 -0800272 __u32 width;
Christopher Ferris106b3a82016-08-24 12:15:38 -0700273 __u32 height;
Tao Baod7db5942015-01-28 10:07:51 -0800274 __u32 pitch;
275 __u32 bpp;
Tao Baod7db5942015-01-28 10:07:51 -0800276 __u32 depth;
Christopher Ferris106b3a82016-08-24 12:15:38 -0700277 __u32 handle;
Ben Cheng655a7c02013-10-16 16:09:24 -0700278};
Tao Baod7db5942015-01-28 10:07:51 -0800279#define DRM_MODE_FB_INTERLACED (1 << 0)
Christopher Ferris05d08e92016-02-04 13:16:38 -0800280#define DRM_MODE_FB_MODIFIERS (1 << 1)
Christopher Ferris106b3a82016-08-24 12:15:38 -0700281struct drm_mode_fb_cmd2 {
Tao Baod7db5942015-01-28 10:07:51 -0800282 __u32 fb_id;
Christopher Ferris05d08e92016-02-04 13:16:38 -0800283 __u32 width;
284 __u32 height;
Christopher Ferris106b3a82016-08-24 12:15:38 -0700285 __u32 pixel_format;
Tao Baod7db5942015-01-28 10:07:51 -0800286 __u32 flags;
287 __u32 handles[4];
288 __u32 pitches[4];
Christopher Ferris106b3a82016-08-24 12:15:38 -0700289 __u32 offsets[4];
Christopher Ferris05d08e92016-02-04 13:16:38 -0800290 __u64 modifier[4];
Ben Cheng655a7c02013-10-16 16:09:24 -0700291};
Christopher Ferris38062f92014-07-09 15:33:25 -0700292#define DRM_MODE_FB_DIRTY_ANNOTATE_COPY 0x01
Christopher Ferris106b3a82016-08-24 12:15:38 -0700293#define DRM_MODE_FB_DIRTY_ANNOTATE_FILL 0x02
Christopher Ferris05d08e92016-02-04 13:16:38 -0800294#define DRM_MODE_FB_DIRTY_FLAGS 0x03
Ben Cheng655a7c02013-10-16 16:09:24 -0700295#define DRM_MODE_FB_DIRTY_MAX_CLIPS 256
Christopher Ferris38062f92014-07-09 15:33:25 -0700296struct drm_mode_fb_dirty_cmd {
Christopher Ferris106b3a82016-08-24 12:15:38 -0700297 __u32 fb_id;
Christopher Ferris05d08e92016-02-04 13:16:38 -0800298 __u32 flags;
Tao Baod7db5942015-01-28 10:07:51 -0800299 __u32 color;
300 __u32 num_clips;
Christopher Ferris106b3a82016-08-24 12:15:38 -0700301 __u64 clips_ptr;
Christopher Ferris05d08e92016-02-04 13:16:38 -0800302};
Ben Cheng655a7c02013-10-16 16:09:24 -0700303struct drm_mode_mode_cmd {
Tao Baod7db5942015-01-28 10:07:51 -0800304 __u32 connector_id;
Christopher Ferris106b3a82016-08-24 12:15:38 -0700305 struct drm_mode_modeinfo mode;
Christopher Ferris05d08e92016-02-04 13:16:38 -0800306};
Ben Cheng655a7c02013-10-16 16:09:24 -0700307#define DRM_MODE_CURSOR_BO 0x01
Christopher Ferris38062f92014-07-09 15:33:25 -0700308#define DRM_MODE_CURSOR_MOVE 0x02
Christopher Ferris106b3a82016-08-24 12:15:38 -0700309#define DRM_MODE_CURSOR_FLAGS 0x03
Christopher Ferris05d08e92016-02-04 13:16:38 -0800310struct drm_mode_cursor {
Tao Baod7db5942015-01-28 10:07:51 -0800311 __u32 flags;
312 __u32 crtc_id;
Christopher Ferris106b3a82016-08-24 12:15:38 -0700313 __s32 x;
Christopher Ferris05d08e92016-02-04 13:16:38 -0800314 __s32 y;
Tao Baod7db5942015-01-28 10:07:51 -0800315 __u32 width;
316 __u32 height;
Christopher Ferris106b3a82016-08-24 12:15:38 -0700317 __u32 handle;
Christopher Ferris05d08e92016-02-04 13:16:38 -0800318};
Christopher Ferris38062f92014-07-09 15:33:25 -0700319struct drm_mode_cursor2 {
Tao Baod7db5942015-01-28 10:07:51 -0800320 __u32 flags;
Christopher Ferris106b3a82016-08-24 12:15:38 -0700321 __u32 crtc_id;
Christopher Ferris05d08e92016-02-04 13:16:38 -0800322 __s32 x;
Tao Baod7db5942015-01-28 10:07:51 -0800323 __s32 y;
324 __u32 width;
Christopher Ferris106b3a82016-08-24 12:15:38 -0700325 __u32 height;
Christopher Ferris05d08e92016-02-04 13:16:38 -0800326 __u32 handle;
Tao Baod7db5942015-01-28 10:07:51 -0800327 __s32 hot_x;
328 __s32 hot_y;
Christopher Ferris106b3a82016-08-24 12:15:38 -0700329};
Christopher Ferris05d08e92016-02-04 13:16:38 -0800330struct drm_mode_crtc_lut {
Tao Baod7db5942015-01-28 10:07:51 -0800331 __u32 crtc_id;
332 __u32 gamma_size;
Christopher Ferris106b3a82016-08-24 12:15:38 -0700333 __u64 red;
Christopher Ferris05d08e92016-02-04 13:16:38 -0800334 __u64 green;
Tao Baod7db5942015-01-28 10:07:51 -0800335 __u64 blue;
Elliott Hughes8cb52b02013-11-21 13:43:23 -0800336};
Christopher Ferris106b3a82016-08-24 12:15:38 -0700337struct drm_color_ctm {
338 __s64 matrix[9];
339};
340struct drm_color_lut {
Christopher Ferris106b3a82016-08-24 12:15:38 -0700341 __u16 red;
342 __u16 green;
343 __u16 blue;
344 __u16 reserved;
Christopher Ferris106b3a82016-08-24 12:15:38 -0700345};
346#define DRM_MODE_PAGE_FLIP_EVENT 0x01
Christopher Ferris05d08e92016-02-04 13:16:38 -0800347#define DRM_MODE_PAGE_FLIP_ASYNC 0x02
Christopher Ferris6a9755d2017-01-13 14:09:31 -0800348#define DRM_MODE_PAGE_FLIP_TARGET_ABSOLUTE 0x4
Christopher Ferris6a9755d2017-01-13 14:09:31 -0800349#define DRM_MODE_PAGE_FLIP_TARGET_RELATIVE 0x8
350#define DRM_MODE_PAGE_FLIP_TARGET (DRM_MODE_PAGE_FLIP_TARGET_ABSOLUTE | DRM_MODE_PAGE_FLIP_TARGET_RELATIVE)
351#define DRM_MODE_PAGE_FLIP_FLAGS (DRM_MODE_PAGE_FLIP_EVENT | DRM_MODE_PAGE_FLIP_ASYNC | DRM_MODE_PAGE_FLIP_TARGET)
Christopher Ferris38062f92014-07-09 15:33:25 -0700352struct drm_mode_crtc_page_flip {
Tao Baod7db5942015-01-28 10:07:51 -0800353 __u32 crtc_id;
Christopher Ferris05d08e92016-02-04 13:16:38 -0800354 __u32 fb_id;
Tao Baod7db5942015-01-28 10:07:51 -0800355 __u32 flags;
356 __u32 reserved;
357 __u64 user_data;
Christopher Ferris05d08e92016-02-04 13:16:38 -0800358};
Christopher Ferris6a9755d2017-01-13 14:09:31 -0800359struct drm_mode_crtc_page_flip_target {
360 __u32 crtc_id;
Christopher Ferris6a9755d2017-01-13 14:09:31 -0800361 __u32 fb_id;
362 __u32 flags;
363 __u32 sequence;
364 __u64 user_data;
Christopher Ferris6a9755d2017-01-13 14:09:31 -0800365};
Ben Cheng655a7c02013-10-16 16:09:24 -0700366struct drm_mode_create_dumb {
Christopher Ferris106b3a82016-08-24 12:15:38 -0700367 __u32 height;
368 __u32 width;
369 __u32 bpp;
Christopher Ferris05d08e92016-02-04 13:16:38 -0800370 __u32 flags;
Christopher Ferris106b3a82016-08-24 12:15:38 -0700371 __u32 handle;
372 __u32 pitch;
373 __u64 size;
374};
Christopher Ferris106b3a82016-08-24 12:15:38 -0700375struct drm_mode_map_dumb {
376 __u32 handle;
377 __u32 pad;
378 __u64 offset;
Christopher Ferris106b3a82016-08-24 12:15:38 -0700379};
380struct drm_mode_destroy_dumb {
381 __u32 handle;
382};
Christopher Ferris106b3a82016-08-24 12:15:38 -0700383#define DRM_MODE_ATOMIC_TEST_ONLY 0x0100
384#define DRM_MODE_ATOMIC_NONBLOCK 0x0200
385#define DRM_MODE_ATOMIC_ALLOW_MODESET 0x0400
386#define DRM_MODE_ATOMIC_FLAGS (DRM_MODE_PAGE_FLIP_EVENT | DRM_MODE_PAGE_FLIP_ASYNC | DRM_MODE_ATOMIC_TEST_ONLY | DRM_MODE_ATOMIC_NONBLOCK | DRM_MODE_ATOMIC_ALLOW_MODESET)
Christopher Ferris106b3a82016-08-24 12:15:38 -0700387struct drm_mode_atomic {
388 __u32 flags;
Christopher Ferris05d08e92016-02-04 13:16:38 -0800389 __u32 count_objs;
390 __u64 objs_ptr;
391 __u64 count_props_ptr;
392 __u64 props_ptr;
Christopher Ferris05d08e92016-02-04 13:16:38 -0800393 __u64 prop_values_ptr;
394 __u64 reserved;
395 __u64 user_data;
396};
Christopher Ferris05d08e92016-02-04 13:16:38 -0800397struct drm_mode_create_blob {
398 __u64 data;
399 __u32 length;
400 __u32 blob_id;
Ben Cheng655a7c02013-10-16 16:09:24 -0700401};
Christopher Ferris05d08e92016-02-04 13:16:38 -0800402struct drm_mode_destroy_blob {
403 __u32 blob_id;
404};
Christopher Ferris106b3a82016-08-24 12:15:38 -0700405#ifdef __cplusplus
406#endif
Christopher Ferris38062f92014-07-09 15:33:25 -0700407#endif