blob: d180f708271b22a5aa34be64db305bfd7679fc30 [file] [log] [blame]
Elliott Hughes180edef2023-11-02 00:08:05 +00001/*
2 * This file is auto-generated. Modifications will be lost.
3 *
4 * See https://android.googlesource.com/platform/bionic/+/master/libc/kernel/
5 * for more information.
6 */
Christopher Ferris38062f92014-07-09 15:33:25 -07007#ifndef __MSM_DRM_H__
8#define __MSM_DRM_H__
Christopher Ferris106b3a82016-08-24 12:15:38 -07009#include "drm.h"
10#ifdef __cplusplus
Christopher Ferris48fe0ae2019-01-10 15:59:33 -080011extern "C" {
Christopher Ferris106b3a82016-08-24 12:15:38 -070012#endif
Christopher Ferris38062f92014-07-09 15:33:25 -070013#define MSM_PIPE_NONE 0x00
14#define MSM_PIPE_2D0 0x01
15#define MSM_PIPE_2D1 0x02
Christopher Ferris106b3a82016-08-24 12:15:38 -070016#define MSM_PIPE_3D0 0x10
Christopher Ferris6a9755d2017-01-13 14:09:31 -080017#define MSM_PIPE_ID_MASK 0xffff
18#define MSM_PIPE_ID(x) ((x) & MSM_PIPE_ID_MASK)
19#define MSM_PIPE_FLAGS(x) ((x) & ~MSM_PIPE_ID_MASK)
Christopher Ferris38062f92014-07-09 15:33:25 -070020struct drm_msm_timespec {
Christopher Ferris05d08e92016-02-04 13:16:38 -080021 __s64 tv_sec;
22 __s64 tv_nsec;
Christopher Ferris106b3a82016-08-24 12:15:38 -070023};
Christopher Ferris38062f92014-07-09 15:33:25 -070024#define MSM_PARAM_GPU_ID 0x01
25#define MSM_PARAM_GMEM_SIZE 0x02
Christopher Ferrisba8d4f42014-09-03 19:56:49 -070026#define MSM_PARAM_CHIP_ID 0x03
Christopher Ferris106b3a82016-08-24 12:15:38 -070027#define MSM_PARAM_MAX_FREQ 0x04
28#define MSM_PARAM_TIMESTAMP 0x05
Christopher Ferris525ce912017-07-26 13:12:53 -070029#define MSM_PARAM_GMEM_BASE 0x06
Christopher Ferris2abfa9e2021-11-01 16:26:06 -070030#define MSM_PARAM_PRIORITIES 0x07
Christopher Ferrisaeddbcf2019-07-08 12:45:46 -070031#define MSM_PARAM_PP_PGTABLE 0x08
32#define MSM_PARAM_FAULTS 0x09
Christopher Ferrisfcc3b4f2021-07-01 01:30:21 +000033#define MSM_PARAM_SUSPENDS 0x0a
Christopher Ferris10a76e62022-06-08 13:31:52 -070034#define MSM_PARAM_SYSPROF 0x0b
Christopher Ferris80ae69d2022-08-02 16:32:21 -070035#define MSM_PARAM_COMM 0x0c
36#define MSM_PARAM_CMDLINE 0x0d
37#define MSM_PARAM_VA_START 0x0e
38#define MSM_PARAM_VA_SIZE 0x0f
Christopher Ferris2abfa9e2021-11-01 16:26:06 -070039#define MSM_PARAM_NR_RINGS MSM_PARAM_PRIORITIES
Christopher Ferris106b3a82016-08-24 12:15:38 -070040struct drm_msm_param {
Christopher Ferris05d08e92016-02-04 13:16:38 -080041 __u32 pipe;
42 __u32 param;
43 __u64 value;
Christopher Ferris80ae69d2022-08-02 16:32:21 -070044 __u32 len;
45 __u32 pad;
Christopher Ferris38062f92014-07-09 15:33:25 -070046};
Christopher Ferrisba8d4f42014-09-03 19:56:49 -070047#define MSM_BO_SCANOUT 0x00000001
Christopher Ferris38062f92014-07-09 15:33:25 -070048#define MSM_BO_GPU_READONLY 0x00000002
49#define MSM_BO_CACHE_MASK 0x000f0000
50#define MSM_BO_CACHED 0x00010000
Christopher Ferrisba8d4f42014-09-03 19:56:49 -070051#define MSM_BO_WC 0x00020000
Christopher Ferris38062f92014-07-09 15:33:25 -070052#define MSM_BO_UNCACHED 0x00040000
Christopher Ferris3a39c0b2021-09-02 00:03:38 +000053#define MSM_BO_CACHED_COHERENT 0x080000
54#define MSM_BO_FLAGS (MSM_BO_SCANOUT | MSM_BO_GPU_READONLY | MSM_BO_CACHE_MASK)
Christopher Ferris38062f92014-07-09 15:33:25 -070055struct drm_msm_gem_new {
Christopher Ferris05d08e92016-02-04 13:16:38 -080056 __u64 size;
57 __u32 flags;
58 __u32 handle;
Christopher Ferris38062f92014-07-09 15:33:25 -070059};
Christopher Ferrisd842e432019-03-07 10:21:59 -080060#define MSM_INFO_GET_OFFSET 0x00
61#define MSM_INFO_GET_IOVA 0x01
62#define MSM_INFO_SET_NAME 0x02
63#define MSM_INFO_GET_NAME 0x03
Christopher Ferris80ae69d2022-08-02 16:32:21 -070064#define MSM_INFO_SET_IOVA 0x04
Christopher Ferris8b7fdc92023-02-21 13:36:32 -080065#define MSM_INFO_GET_FLAGS 0x05
Christopher Ferris38062f92014-07-09 15:33:25 -070066struct drm_msm_gem_info {
Christopher Ferris05d08e92016-02-04 13:16:38 -080067 __u32 handle;
Christopher Ferrisd842e432019-03-07 10:21:59 -080068 __u32 info;
69 __u64 value;
70 __u32 len;
71 __u32 pad;
Christopher Ferris38062f92014-07-09 15:33:25 -070072};
73#define MSM_PREP_READ 0x01
Christopher Ferris38062f92014-07-09 15:33:25 -070074#define MSM_PREP_WRITE 0x02
75#define MSM_PREP_NOSYNC 0x04
Christopher Ferris37c3f3c2023-07-10 10:59:05 -070076#define MSM_PREP_BOOST 0x08
77#define MSM_PREP_FLAGS (MSM_PREP_READ | MSM_PREP_WRITE | MSM_PREP_NOSYNC | MSM_PREP_BOOST | 0)
Christopher Ferris38062f92014-07-09 15:33:25 -070078struct drm_msm_gem_cpu_prep {
Christopher Ferris05d08e92016-02-04 13:16:38 -080079 __u32 handle;
80 __u32 op;
Tao Baod7db5942015-01-28 10:07:51 -080081 struct drm_msm_timespec timeout;
Christopher Ferris38062f92014-07-09 15:33:25 -070082};
83struct drm_msm_gem_cpu_fini {
Christopher Ferris05d08e92016-02-04 13:16:38 -080084 __u32 handle;
Christopher Ferris38062f92014-07-09 15:33:25 -070085};
86struct drm_msm_gem_submit_reloc {
Christopher Ferris05d08e92016-02-04 13:16:38 -080087 __u32 submit_offset;
Christopher Ferris37c3f3c2023-07-10 10:59:05 -070088#ifdef __cplusplus
89 __u32 _or;
90#else
Christopher Ferris05d08e92016-02-04 13:16:38 -080091 __u32 or;
Christopher Ferris37c3f3c2023-07-10 10:59:05 -070092#endif
Christopher Ferris05d08e92016-02-04 13:16:38 -080093 __s32 shift;
94 __u32 reloc_idx;
95 __u64 reloc_offset;
Christopher Ferris38062f92014-07-09 15:33:25 -070096};
97#define MSM_SUBMIT_CMD_BUF 0x0001
98#define MSM_SUBMIT_CMD_IB_TARGET_BUF 0x0002
99#define MSM_SUBMIT_CMD_CTX_RESTORE_BUF 0x0003
Christopher Ferris38062f92014-07-09 15:33:25 -0700100struct drm_msm_gem_submit_cmd {
Christopher Ferris05d08e92016-02-04 13:16:38 -0800101 __u32 type;
102 __u32 submit_idx;
103 __u32 submit_offset;
104 __u32 size;
Christopher Ferris05d08e92016-02-04 13:16:38 -0800105 __u32 pad;
106 __u32 nr_relocs;
Christopher Ferris1308ad32017-11-14 17:32:13 -0800107 __u64 relocs;
Christopher Ferris38062f92014-07-09 15:33:25 -0700108};
109#define MSM_SUBMIT_BO_READ 0x0001
110#define MSM_SUBMIT_BO_WRITE 0x0002
Christopher Ferrisd842e432019-03-07 10:21:59 -0800111#define MSM_SUBMIT_BO_DUMP 0x0004
Christopher Ferrisb7cef6d2023-05-09 19:04:15 +0000112#define MSM_SUBMIT_BO_NO_IMPLICIT 0x0008
113#define MSM_SUBMIT_BO_FLAGS (MSM_SUBMIT_BO_READ | MSM_SUBMIT_BO_WRITE | MSM_SUBMIT_BO_DUMP | MSM_SUBMIT_BO_NO_IMPLICIT)
Christopher Ferris38062f92014-07-09 15:33:25 -0700114struct drm_msm_gem_submit_bo {
Christopher Ferris05d08e92016-02-04 13:16:38 -0800115 __u32 flags;
116 __u32 handle;
117 __u64 presumed;
Christopher Ferris38062f92014-07-09 15:33:25 -0700118};
Christopher Ferris6a9755d2017-01-13 14:09:31 -0800119#define MSM_SUBMIT_NO_IMPLICIT 0x80000000
120#define MSM_SUBMIT_FENCE_FD_IN 0x40000000
Christopher Ferris6a9755d2017-01-13 14:09:31 -0800121#define MSM_SUBMIT_FENCE_FD_OUT 0x20000000
Christopher Ferris76a1d452018-06-27 14:12:29 -0700122#define MSM_SUBMIT_SUDO 0x10000000
Christopher Ferris8177cdf2020-08-03 11:53:55 -0700123#define MSM_SUBMIT_SYNCOBJ_IN 0x08000000
124#define MSM_SUBMIT_SYNCOBJ_OUT 0x04000000
Christopher Ferris10a76e62022-06-08 13:31:52 -0700125#define MSM_SUBMIT_FENCE_SN_IN 0x02000000
126#define MSM_SUBMIT_FLAGS (MSM_SUBMIT_NO_IMPLICIT | MSM_SUBMIT_FENCE_FD_IN | MSM_SUBMIT_FENCE_FD_OUT | MSM_SUBMIT_SUDO | MSM_SUBMIT_SYNCOBJ_IN | MSM_SUBMIT_SYNCOBJ_OUT | MSM_SUBMIT_FENCE_SN_IN | 0)
Christopher Ferris8177cdf2020-08-03 11:53:55 -0700127#define MSM_SUBMIT_SYNCOBJ_RESET 0x00000001
128#define MSM_SUBMIT_SYNCOBJ_FLAGS (MSM_SUBMIT_SYNCOBJ_RESET | 0)
129struct drm_msm_gem_submit_syncobj {
130 __u32 handle;
131 __u32 flags;
132 __u64 point;
133};
Christopher Ferris6a9755d2017-01-13 14:09:31 -0800134struct drm_msm_gem_submit {
135 __u32 flags;
Christopher Ferris05d08e92016-02-04 13:16:38 -0800136 __u32 fence;
137 __u32 nr_bos;
Christopher Ferris05d08e92016-02-04 13:16:38 -0800138 __u32 nr_cmds;
Christopher Ferris1308ad32017-11-14 17:32:13 -0800139 __u64 bos;
140 __u64 cmds;
Christopher Ferris6a9755d2017-01-13 14:09:31 -0800141 __s32 fence_fd;
Christopher Ferris934ec942018-01-31 15:29:16 -0800142 __u32 queueid;
Christopher Ferris8177cdf2020-08-03 11:53:55 -0700143 __u64 in_syncobjs;
144 __u64 out_syncobjs;
145 __u32 nr_in_syncobjs;
146 __u32 nr_out_syncobjs;
147 __u32 syncobj_stride;
148 __u32 pad;
Christopher Ferris38062f92014-07-09 15:33:25 -0700149};
Christopher Ferris37c3f3c2023-07-10 10:59:05 -0700150#define MSM_WAIT_FENCE_BOOST 0x00000001
151#define MSM_WAIT_FENCE_FLAGS (MSM_WAIT_FENCE_BOOST | 0)
Christopher Ferris38062f92014-07-09 15:33:25 -0700152struct drm_msm_wait_fence {
Christopher Ferris05d08e92016-02-04 13:16:38 -0800153 __u32 fence;
Christopher Ferris37c3f3c2023-07-10 10:59:05 -0700154 __u32 flags;
Tao Baod7db5942015-01-28 10:07:51 -0800155 struct drm_msm_timespec timeout;
Christopher Ferris934ec942018-01-31 15:29:16 -0800156 __u32 queueid;
Christopher Ferris38062f92014-07-09 15:33:25 -0700157};
Christopher Ferris49f525c2016-12-12 14:55:36 -0800158#define MSM_MADV_WILLNEED 0
159#define MSM_MADV_DONTNEED 1
160#define __MSM_MADV_PURGED 2
161struct drm_msm_gem_madvise {
Christopher Ferris49f525c2016-12-12 14:55:36 -0800162 __u32 handle;
163 __u32 madv;
164 __u32 retained;
165};
Christopher Ferris934ec942018-01-31 15:29:16 -0800166#define MSM_SUBMITQUEUE_FLAGS (0)
167struct drm_msm_submitqueue {
168 __u32 flags;
169 __u32 prio;
170 __u32 id;
171};
Christopher Ferrisaeddbcf2019-07-08 12:45:46 -0700172#define MSM_SUBMITQUEUE_PARAM_FAULTS 0
173struct drm_msm_submitqueue_query {
174 __u64 data;
175 __u32 id;
176 __u32 param;
177 __u32 len;
178 __u32 pad;
179};
Christopher Ferris38062f92014-07-09 15:33:25 -0700180#define DRM_MSM_GET_PARAM 0x00
Christopher Ferris10a76e62022-06-08 13:31:52 -0700181#define DRM_MSM_SET_PARAM 0x01
Christopher Ferris38062f92014-07-09 15:33:25 -0700182#define DRM_MSM_GEM_NEW 0x02
183#define DRM_MSM_GEM_INFO 0x03
Christopher Ferris38062f92014-07-09 15:33:25 -0700184#define DRM_MSM_GEM_CPU_PREP 0x04
185#define DRM_MSM_GEM_CPU_FINI 0x05
186#define DRM_MSM_GEM_SUBMIT 0x06
187#define DRM_MSM_WAIT_FENCE 0x07
Christopher Ferris49f525c2016-12-12 14:55:36 -0800188#define DRM_MSM_GEM_MADVISE 0x08
Christopher Ferris934ec942018-01-31 15:29:16 -0800189#define DRM_MSM_SUBMITQUEUE_NEW 0x0A
190#define DRM_MSM_SUBMITQUEUE_CLOSE 0x0B
Christopher Ferrisaeddbcf2019-07-08 12:45:46 -0700191#define DRM_MSM_SUBMITQUEUE_QUERY 0x0C
Christopher Ferris38062f92014-07-09 15:33:25 -0700192#define DRM_IOCTL_MSM_GET_PARAM DRM_IOWR(DRM_COMMAND_BASE + DRM_MSM_GET_PARAM, struct drm_msm_param)
Christopher Ferris10a76e62022-06-08 13:31:52 -0700193#define DRM_IOCTL_MSM_SET_PARAM DRM_IOW(DRM_COMMAND_BASE + DRM_MSM_SET_PARAM, struct drm_msm_param)
Christopher Ferris38062f92014-07-09 15:33:25 -0700194#define DRM_IOCTL_MSM_GEM_NEW DRM_IOWR(DRM_COMMAND_BASE + DRM_MSM_GEM_NEW, struct drm_msm_gem_new)
195#define DRM_IOCTL_MSM_GEM_INFO DRM_IOWR(DRM_COMMAND_BASE + DRM_MSM_GEM_INFO, struct drm_msm_gem_info)
Christopher Ferris49f525c2016-12-12 14:55:36 -0800196#define DRM_IOCTL_MSM_GEM_CPU_PREP DRM_IOW(DRM_COMMAND_BASE + DRM_MSM_GEM_CPU_PREP, struct drm_msm_gem_cpu_prep)
Tao Baod7db5942015-01-28 10:07:51 -0800197#define DRM_IOCTL_MSM_GEM_CPU_FINI DRM_IOW(DRM_COMMAND_BASE + DRM_MSM_GEM_CPU_FINI, struct drm_msm_gem_cpu_fini)
Christopher Ferris38062f92014-07-09 15:33:25 -0700198#define DRM_IOCTL_MSM_GEM_SUBMIT DRM_IOWR(DRM_COMMAND_BASE + DRM_MSM_GEM_SUBMIT, struct drm_msm_gem_submit)
Tao Baod7db5942015-01-28 10:07:51 -0800199#define DRM_IOCTL_MSM_WAIT_FENCE DRM_IOW(DRM_COMMAND_BASE + DRM_MSM_WAIT_FENCE, struct drm_msm_wait_fence)
Christopher Ferris49f525c2016-12-12 14:55:36 -0800200#define DRM_IOCTL_MSM_GEM_MADVISE DRM_IOWR(DRM_COMMAND_BASE + DRM_MSM_GEM_MADVISE, struct drm_msm_gem_madvise)
Christopher Ferris934ec942018-01-31 15:29:16 -0800201#define DRM_IOCTL_MSM_SUBMITQUEUE_NEW DRM_IOWR(DRM_COMMAND_BASE + DRM_MSM_SUBMITQUEUE_NEW, struct drm_msm_submitqueue)
202#define DRM_IOCTL_MSM_SUBMITQUEUE_CLOSE DRM_IOW(DRM_COMMAND_BASE + DRM_MSM_SUBMITQUEUE_CLOSE, __u32)
Christopher Ferrisaeddbcf2019-07-08 12:45:46 -0700203#define DRM_IOCTL_MSM_SUBMITQUEUE_QUERY DRM_IOW(DRM_COMMAND_BASE + DRM_MSM_SUBMITQUEUE_QUERY, struct drm_msm_submitqueue_query)
Christopher Ferris49f525c2016-12-12 14:55:36 -0800204#ifdef __cplusplus
Christopher Ferris48fe0ae2019-01-10 15:59:33 -0800205}
Christopher Ferris38062f92014-07-09 15:33:25 -0700206#endif
Christopher Ferris106b3a82016-08-24 12:15:38 -0700207#endif