blob: df8119f229128f070165803a4eb53af8c94125f7 [file] [log] [blame]
Christopher Ferris38062f92014-07-09 15:33:25 -07001/****************************************************************************
2 ****************************************************************************
3 ***
4 *** This header was automatically generated from a Linux kernel header
5 *** of the same name, to make information necessary for userspace to
6 *** call into the kernel available to libc. It contains only constants,
7 *** structures, and macros generated from the original header, and thus,
8 *** contains no copyrightable information.
9 ***
10 *** To edit the content of this header, modify the corresponding
11 *** source file (e.g. under external/kernel-headers/original/) then
12 *** run bionic/libc/kernel/tools/update_all.py
13 ***
14 *** Any manual change here will be lost the next time this script will
15 *** be run. You've been warned!
16 ***
17 ****************************************************************************
18 ****************************************************************************/
19#ifndef __MSM_DRM_H__
20#define __MSM_DRM_H__
Christopher Ferris106b3a82016-08-24 12:15:38 -070021#include "drm.h"
22#ifdef __cplusplus
Christopher Ferris48fe0ae2019-01-10 15:59:33 -080023extern "C" {
Christopher Ferris106b3a82016-08-24 12:15:38 -070024#endif
Christopher Ferris38062f92014-07-09 15:33:25 -070025#define MSM_PIPE_NONE 0x00
26#define MSM_PIPE_2D0 0x01
27#define MSM_PIPE_2D1 0x02
Christopher Ferris106b3a82016-08-24 12:15:38 -070028#define MSM_PIPE_3D0 0x10
Christopher Ferris6a9755d2017-01-13 14:09:31 -080029#define MSM_PIPE_ID_MASK 0xffff
30#define MSM_PIPE_ID(x) ((x) & MSM_PIPE_ID_MASK)
31#define MSM_PIPE_FLAGS(x) ((x) & ~MSM_PIPE_ID_MASK)
Christopher Ferris38062f92014-07-09 15:33:25 -070032struct drm_msm_timespec {
Christopher Ferris05d08e92016-02-04 13:16:38 -080033 __s64 tv_sec;
34 __s64 tv_nsec;
Christopher Ferris106b3a82016-08-24 12:15:38 -070035};
Christopher Ferris38062f92014-07-09 15:33:25 -070036#define MSM_PARAM_GPU_ID 0x01
37#define MSM_PARAM_GMEM_SIZE 0x02
Christopher Ferrisba8d4f42014-09-03 19:56:49 -070038#define MSM_PARAM_CHIP_ID 0x03
Christopher Ferris106b3a82016-08-24 12:15:38 -070039#define MSM_PARAM_MAX_FREQ 0x04
40#define MSM_PARAM_TIMESTAMP 0x05
Christopher Ferris525ce912017-07-26 13:12:53 -070041#define MSM_PARAM_GMEM_BASE 0x06
Christopher Ferris934ec942018-01-31 15:29:16 -080042#define MSM_PARAM_NR_RINGS 0x07
Christopher Ferris106b3a82016-08-24 12:15:38 -070043struct drm_msm_param {
Christopher Ferris05d08e92016-02-04 13:16:38 -080044 __u32 pipe;
45 __u32 param;
46 __u64 value;
Christopher Ferris38062f92014-07-09 15:33:25 -070047};
Christopher Ferrisba8d4f42014-09-03 19:56:49 -070048#define MSM_BO_SCANOUT 0x00000001
Christopher Ferris38062f92014-07-09 15:33:25 -070049#define MSM_BO_GPU_READONLY 0x00000002
50#define MSM_BO_CACHE_MASK 0x000f0000
51#define MSM_BO_CACHED 0x00010000
Christopher Ferrisba8d4f42014-09-03 19:56:49 -070052#define MSM_BO_WC 0x00020000
Christopher Ferris38062f92014-07-09 15:33:25 -070053#define MSM_BO_UNCACHED 0x00040000
Tao Baod7db5942015-01-28 10:07:51 -080054#define MSM_BO_FLAGS (MSM_BO_SCANOUT | MSM_BO_GPU_READONLY | MSM_BO_CACHED | MSM_BO_WC | MSM_BO_UNCACHED)
Christopher Ferris38062f92014-07-09 15:33:25 -070055struct drm_msm_gem_new {
Christopher Ferris05d08e92016-02-04 13:16:38 -080056 __u64 size;
57 __u32 flags;
58 __u32 handle;
Christopher Ferris38062f92014-07-09 15:33:25 -070059};
Christopher Ferris1308ad32017-11-14 17:32:13 -080060#define MSM_INFO_IOVA 0x01
61#define MSM_INFO_FLAGS (MSM_INFO_IOVA)
Christopher Ferris38062f92014-07-09 15:33:25 -070062struct drm_msm_gem_info {
Christopher Ferris05d08e92016-02-04 13:16:38 -080063 __u32 handle;
Christopher Ferris1308ad32017-11-14 17:32:13 -080064 __u32 flags;
Christopher Ferris05d08e92016-02-04 13:16:38 -080065 __u64 offset;
Christopher Ferris38062f92014-07-09 15:33:25 -070066};
67#define MSM_PREP_READ 0x01
Christopher Ferris38062f92014-07-09 15:33:25 -070068#define MSM_PREP_WRITE 0x02
69#define MSM_PREP_NOSYNC 0x04
Christopher Ferrisba8d4f42014-09-03 19:56:49 -070070#define MSM_PREP_FLAGS (MSM_PREP_READ | MSM_PREP_WRITE | MSM_PREP_NOSYNC)
Christopher Ferris38062f92014-07-09 15:33:25 -070071struct drm_msm_gem_cpu_prep {
Christopher Ferris05d08e92016-02-04 13:16:38 -080072 __u32 handle;
73 __u32 op;
Tao Baod7db5942015-01-28 10:07:51 -080074 struct drm_msm_timespec timeout;
Christopher Ferris38062f92014-07-09 15:33:25 -070075};
76struct drm_msm_gem_cpu_fini {
Christopher Ferris05d08e92016-02-04 13:16:38 -080077 __u32 handle;
Christopher Ferris38062f92014-07-09 15:33:25 -070078};
79struct drm_msm_gem_submit_reloc {
Christopher Ferris05d08e92016-02-04 13:16:38 -080080 __u32 submit_offset;
81 __u32 or;
Christopher Ferris05d08e92016-02-04 13:16:38 -080082 __s32 shift;
83 __u32 reloc_idx;
84 __u64 reloc_offset;
Christopher Ferris38062f92014-07-09 15:33:25 -070085};
86#define MSM_SUBMIT_CMD_BUF 0x0001
87#define MSM_SUBMIT_CMD_IB_TARGET_BUF 0x0002
88#define MSM_SUBMIT_CMD_CTX_RESTORE_BUF 0x0003
Christopher Ferris38062f92014-07-09 15:33:25 -070089struct drm_msm_gem_submit_cmd {
Christopher Ferris05d08e92016-02-04 13:16:38 -080090 __u32 type;
91 __u32 submit_idx;
92 __u32 submit_offset;
93 __u32 size;
Christopher Ferris05d08e92016-02-04 13:16:38 -080094 __u32 pad;
95 __u32 nr_relocs;
Christopher Ferris1308ad32017-11-14 17:32:13 -080096 __u64 relocs;
Christopher Ferris38062f92014-07-09 15:33:25 -070097};
98#define MSM_SUBMIT_BO_READ 0x0001
99#define MSM_SUBMIT_BO_WRITE 0x0002
Christopher Ferrisba8d4f42014-09-03 19:56:49 -0700100#define MSM_SUBMIT_BO_FLAGS (MSM_SUBMIT_BO_READ | MSM_SUBMIT_BO_WRITE)
Christopher Ferris38062f92014-07-09 15:33:25 -0700101struct drm_msm_gem_submit_bo {
Christopher Ferris05d08e92016-02-04 13:16:38 -0800102 __u32 flags;
103 __u32 handle;
104 __u64 presumed;
Christopher Ferris38062f92014-07-09 15:33:25 -0700105};
Christopher Ferris6a9755d2017-01-13 14:09:31 -0800106#define MSM_SUBMIT_NO_IMPLICIT 0x80000000
107#define MSM_SUBMIT_FENCE_FD_IN 0x40000000
Christopher Ferris6a9755d2017-01-13 14:09:31 -0800108#define MSM_SUBMIT_FENCE_FD_OUT 0x20000000
Christopher Ferris76a1d452018-06-27 14:12:29 -0700109#define MSM_SUBMIT_SUDO 0x10000000
110#define MSM_SUBMIT_FLAGS (MSM_SUBMIT_NO_IMPLICIT | MSM_SUBMIT_FENCE_FD_IN | MSM_SUBMIT_FENCE_FD_OUT | MSM_SUBMIT_SUDO | 0)
Christopher Ferris6a9755d2017-01-13 14:09:31 -0800111struct drm_msm_gem_submit {
112 __u32 flags;
Christopher Ferris05d08e92016-02-04 13:16:38 -0800113 __u32 fence;
114 __u32 nr_bos;
Christopher Ferris05d08e92016-02-04 13:16:38 -0800115 __u32 nr_cmds;
Christopher Ferris1308ad32017-11-14 17:32:13 -0800116 __u64 bos;
117 __u64 cmds;
Christopher Ferris6a9755d2017-01-13 14:09:31 -0800118 __s32 fence_fd;
Christopher Ferris934ec942018-01-31 15:29:16 -0800119 __u32 queueid;
Christopher Ferris38062f92014-07-09 15:33:25 -0700120};
Christopher Ferris38062f92014-07-09 15:33:25 -0700121struct drm_msm_wait_fence {
Christopher Ferris05d08e92016-02-04 13:16:38 -0800122 __u32 fence;
123 __u32 pad;
Tao Baod7db5942015-01-28 10:07:51 -0800124 struct drm_msm_timespec timeout;
Christopher Ferris934ec942018-01-31 15:29:16 -0800125 __u32 queueid;
Christopher Ferris38062f92014-07-09 15:33:25 -0700126};
Christopher Ferris49f525c2016-12-12 14:55:36 -0800127#define MSM_MADV_WILLNEED 0
128#define MSM_MADV_DONTNEED 1
129#define __MSM_MADV_PURGED 2
130struct drm_msm_gem_madvise {
Christopher Ferris49f525c2016-12-12 14:55:36 -0800131 __u32 handle;
132 __u32 madv;
133 __u32 retained;
134};
Christopher Ferris934ec942018-01-31 15:29:16 -0800135#define MSM_SUBMITQUEUE_FLAGS (0)
136struct drm_msm_submitqueue {
137 __u32 flags;
138 __u32 prio;
139 __u32 id;
140};
Christopher Ferris38062f92014-07-09 15:33:25 -0700141#define DRM_MSM_GET_PARAM 0x00
142#define DRM_MSM_GEM_NEW 0x02
143#define DRM_MSM_GEM_INFO 0x03
Christopher Ferris38062f92014-07-09 15:33:25 -0700144#define DRM_MSM_GEM_CPU_PREP 0x04
145#define DRM_MSM_GEM_CPU_FINI 0x05
146#define DRM_MSM_GEM_SUBMIT 0x06
147#define DRM_MSM_WAIT_FENCE 0x07
Christopher Ferris49f525c2016-12-12 14:55:36 -0800148#define DRM_MSM_GEM_MADVISE 0x08
Christopher Ferris934ec942018-01-31 15:29:16 -0800149#define DRM_MSM_SUBMITQUEUE_NEW 0x0A
150#define DRM_MSM_SUBMITQUEUE_CLOSE 0x0B
Christopher Ferris38062f92014-07-09 15:33:25 -0700151#define DRM_IOCTL_MSM_GET_PARAM DRM_IOWR(DRM_COMMAND_BASE + DRM_MSM_GET_PARAM, struct drm_msm_param)
152#define DRM_IOCTL_MSM_GEM_NEW DRM_IOWR(DRM_COMMAND_BASE + DRM_MSM_GEM_NEW, struct drm_msm_gem_new)
153#define DRM_IOCTL_MSM_GEM_INFO DRM_IOWR(DRM_COMMAND_BASE + DRM_MSM_GEM_INFO, struct drm_msm_gem_info)
Christopher Ferris49f525c2016-12-12 14:55:36 -0800154#define DRM_IOCTL_MSM_GEM_CPU_PREP DRM_IOW(DRM_COMMAND_BASE + DRM_MSM_GEM_CPU_PREP, struct drm_msm_gem_cpu_prep)
Tao Baod7db5942015-01-28 10:07:51 -0800155#define DRM_IOCTL_MSM_GEM_CPU_FINI DRM_IOW(DRM_COMMAND_BASE + DRM_MSM_GEM_CPU_FINI, struct drm_msm_gem_cpu_fini)
Christopher Ferris38062f92014-07-09 15:33:25 -0700156#define DRM_IOCTL_MSM_GEM_SUBMIT DRM_IOWR(DRM_COMMAND_BASE + DRM_MSM_GEM_SUBMIT, struct drm_msm_gem_submit)
Tao Baod7db5942015-01-28 10:07:51 -0800157#define DRM_IOCTL_MSM_WAIT_FENCE DRM_IOW(DRM_COMMAND_BASE + DRM_MSM_WAIT_FENCE, struct drm_msm_wait_fence)
Christopher Ferris49f525c2016-12-12 14:55:36 -0800158#define DRM_IOCTL_MSM_GEM_MADVISE DRM_IOWR(DRM_COMMAND_BASE + DRM_MSM_GEM_MADVISE, struct drm_msm_gem_madvise)
Christopher Ferris934ec942018-01-31 15:29:16 -0800159#define DRM_IOCTL_MSM_SUBMITQUEUE_NEW DRM_IOWR(DRM_COMMAND_BASE + DRM_MSM_SUBMITQUEUE_NEW, struct drm_msm_submitqueue)
160#define DRM_IOCTL_MSM_SUBMITQUEUE_CLOSE DRM_IOW(DRM_COMMAND_BASE + DRM_MSM_SUBMITQUEUE_CLOSE, __u32)
Christopher Ferris49f525c2016-12-12 14:55:36 -0800161#ifdef __cplusplus
Christopher Ferris48fe0ae2019-01-10 15:59:33 -0800162}
Christopher Ferris38062f92014-07-09 15:33:25 -0700163#endif
Christopher Ferris106b3a82016-08-24 12:15:38 -0700164#endif