blob: 72bcb03c80f9c5799ec3a24661fe796719cdf07c [file] [log] [blame]
Ben Chenga6b53f02013-11-06 15:51:05 -08001/****************************************************************************
2 ****************************************************************************
3 ***
4 *** This header was automatically generated from a Linux kernel header
5 *** of the same name, to make information necessary for userspace to
6 *** call into the kernel available to libc. It contains only constants,
7 *** structures, and macros generated from the original header, and thus,
8 *** contains no copyrightable information.
9 ***
10 *** To edit the content of this header, modify the corresponding
11 *** source file (e.g. under external/kernel-headers/original/) then
12 *** run bionic/libc/kernel/tools/update_all.py
13 ***
14 *** Any manual change here will be lost the next time this script will
15 *** be run. You've been warned!
16 ***
17 ****************************************************************************
18 ****************************************************************************/
19#ifndef __ARM_KVM_H__
20#define __ARM_KVM_H__
21#include <linux/types.h>
Christopher Ferrisba8d4f42014-09-03 19:56:49 -070022#include <linux/psci.h>
Christopher Ferrisba8d4f42014-09-03 19:56:49 -070023#include <asm/ptrace.h>
Ben Chenga6b53f02013-11-06 15:51:05 -080024#define __KVM_HAVE_GUEST_DEBUG
25#define __KVM_HAVE_IRQ_LINE
Christopher Ferris82d75042015-01-26 10:57:07 -080026#define __KVM_HAVE_READONLY_MEM
Christopher Ferris9ce28842018-10-25 12:11:39 -070027#define __KVM_HAVE_VCPU_EVENTS
Christopher Ferris525ce912017-07-26 13:12:53 -070028#define KVM_COALESCED_MMIO_PAGE_OFFSET 1
Tao Baod7db5942015-01-28 10:07:51 -080029#define KVM_REG_SIZE(id) (1U << (((id) & KVM_REG_SIZE_MASK) >> KVM_REG_SIZE_SHIFT))
Christopher Ferrisba8d4f42014-09-03 19:56:49 -070030#define KVM_ARM_SVC_sp svc_regs[0]
Ben Chenga6b53f02013-11-06 15:51:05 -080031#define KVM_ARM_SVC_lr svc_regs[1]
32#define KVM_ARM_SVC_spsr svc_regs[2]
Christopher Ferris82d75042015-01-26 10:57:07 -080033#define KVM_ARM_ABT_sp abt_regs[0]
Christopher Ferrisba8d4f42014-09-03 19:56:49 -070034#define KVM_ARM_ABT_lr abt_regs[1]
Ben Chenga6b53f02013-11-06 15:51:05 -080035#define KVM_ARM_ABT_spsr abt_regs[2]
36#define KVM_ARM_UND_sp und_regs[0]
Christopher Ferris82d75042015-01-26 10:57:07 -080037#define KVM_ARM_UND_lr und_regs[1]
Christopher Ferrisba8d4f42014-09-03 19:56:49 -070038#define KVM_ARM_UND_spsr und_regs[2]
Ben Chenga6b53f02013-11-06 15:51:05 -080039#define KVM_ARM_IRQ_sp irq_regs[0]
40#define KVM_ARM_IRQ_lr irq_regs[1]
Christopher Ferris82d75042015-01-26 10:57:07 -080041#define KVM_ARM_IRQ_spsr irq_regs[2]
Christopher Ferrisba8d4f42014-09-03 19:56:49 -070042#define KVM_ARM_FIQ_r8 fiq_regs[0]
Ben Chenga6b53f02013-11-06 15:51:05 -080043#define KVM_ARM_FIQ_r9 fiq_regs[1]
44#define KVM_ARM_FIQ_r10 fiq_regs[2]
Christopher Ferris82d75042015-01-26 10:57:07 -080045#define KVM_ARM_FIQ_fp fiq_regs[3]
Christopher Ferrisba8d4f42014-09-03 19:56:49 -070046#define KVM_ARM_FIQ_ip fiq_regs[4]
Ben Chenga6b53f02013-11-06 15:51:05 -080047#define KVM_ARM_FIQ_sp fiq_regs[5]
48#define KVM_ARM_FIQ_lr fiq_regs[6]
Christopher Ferris82d75042015-01-26 10:57:07 -080049#define KVM_ARM_FIQ_spsr fiq_regs[7]
Christopher Ferrisba8d4f42014-09-03 19:56:49 -070050struct kvm_regs {
Tao Baod7db5942015-01-28 10:07:51 -080051 struct pt_regs usr_regs;
52 unsigned long svc_regs[3];
Tao Baod7db5942015-01-28 10:07:51 -080053 unsigned long abt_regs[3];
54 unsigned long und_regs[3];
55 unsigned long irq_regs[3];
56 unsigned long fiq_regs[8];
Christopher Ferris82d75042015-01-26 10:57:07 -080057};
Christopher Ferrisba8d4f42014-09-03 19:56:49 -070058#define KVM_ARM_TARGET_CORTEX_A15 0
Christopher Ferris38062f92014-07-09 15:33:25 -070059#define KVM_ARM_TARGET_CORTEX_A7 1
60#define KVM_ARM_NUM_TARGETS 2
Christopher Ferris82d75042015-01-26 10:57:07 -080061#define KVM_ARM_DEVICE_TYPE_SHIFT 0
Christopher Ferrisba8d4f42014-09-03 19:56:49 -070062#define KVM_ARM_DEVICE_TYPE_MASK (0xffff << KVM_ARM_DEVICE_TYPE_SHIFT)
Christopher Ferris38062f92014-07-09 15:33:25 -070063#define KVM_ARM_DEVICE_ID_SHIFT 16
Ben Chenga6b53f02013-11-06 15:51:05 -080064#define KVM_ARM_DEVICE_ID_MASK (0xffff << KVM_ARM_DEVICE_ID_SHIFT)
Christopher Ferris82d75042015-01-26 10:57:07 -080065#define KVM_ARM_DEVICE_VGIC_V2 0
Christopher Ferrisba8d4f42014-09-03 19:56:49 -070066#define KVM_VGIC_V2_ADDR_TYPE_DIST 0
Christopher Ferris38062f92014-07-09 15:33:25 -070067#define KVM_VGIC_V2_ADDR_TYPE_CPU 1
Ben Chenga6b53f02013-11-06 15:51:05 -080068#define KVM_VGIC_V2_DIST_SIZE 0x1000
Christopher Ferris82d75042015-01-26 10:57:07 -080069#define KVM_VGIC_V2_CPU_SIZE 0x2000
Christopher Ferris6a9755d2017-01-13 14:09:31 -080070#define KVM_VGIC_V3_ADDR_TYPE_DIST 2
71#define KVM_VGIC_V3_ADDR_TYPE_REDIST 3
Christopher Ferris48af7cb2017-02-21 12:35:09 -080072#define KVM_VGIC_ITS_ADDR_TYPE 4
Christopher Ferris9ce28842018-10-25 12:11:39 -070073#define KVM_VGIC_V3_ADDR_TYPE_REDIST_REGION 5
Christopher Ferris48af7cb2017-02-21 12:35:09 -080074#define KVM_VGIC_V3_DIST_SIZE SZ_64K
Christopher Ferris6a9755d2017-01-13 14:09:31 -080075#define KVM_VGIC_V3_REDIST_SIZE (2 * SZ_64K)
Christopher Ferris48af7cb2017-02-21 12:35:09 -080076#define KVM_VGIC_V3_ITS_SIZE (2 * SZ_64K)
Christopher Ferrisba8d4f42014-09-03 19:56:49 -070077#define KVM_ARM_VCPU_POWER_OFF 0
78#define KVM_ARM_VCPU_PSCI_0_2 1
Christopher Ferris38062f92014-07-09 15:33:25 -070079struct kvm_vcpu_init {
Tao Baod7db5942015-01-28 10:07:51 -080080 __u32 target;
81 __u32 features[7];
Ben Chenga6b53f02013-11-06 15:51:05 -080082};
Christopher Ferris38062f92014-07-09 15:33:25 -070083struct kvm_sregs {
Christopher Ferris82d75042015-01-26 10:57:07 -080084};
Ben Chenga6b53f02013-11-06 15:51:05 -080085struct kvm_fpu {
86};
Christopher Ferris38062f92014-07-09 15:33:25 -070087struct kvm_guest_debug_arch {
Christopher Ferris82d75042015-01-26 10:57:07 -080088};
Ben Chenga6b53f02013-11-06 15:51:05 -080089struct kvm_debug_exit_arch {
90};
Christopher Ferris38062f92014-07-09 15:33:25 -070091struct kvm_sync_regs {
Christopher Ferris525ce912017-07-26 13:12:53 -070092 __u64 device_irq_level;
Christopher Ferris82d75042015-01-26 10:57:07 -080093};
Ben Chenga6b53f02013-11-06 15:51:05 -080094struct kvm_arch_memory_slot {
95};
Christopher Ferris9ce28842018-10-25 12:11:39 -070096struct kvm_vcpu_events {
97 struct {
98 __u8 serror_pending;
99 __u8 serror_has_esr;
100 __u8 pad[6];
101 __u64 serror_esr;
102 } exception;
103 __u32 reserved[12];
104};
Christopher Ferris38062f92014-07-09 15:33:25 -0700105#define KVM_REG_ARM_COPROC_MASK 0x000000000FFF0000
Christopher Ferris82d75042015-01-26 10:57:07 -0800106#define KVM_REG_ARM_COPROC_SHIFT 16
Ben Chenga6b53f02013-11-06 15:51:05 -0800107#define KVM_REG_ARM_32_OPC2_MASK 0x0000000000000007
108#define KVM_REG_ARM_32_OPC2_SHIFT 0
Christopher Ferris38062f92014-07-09 15:33:25 -0700109#define KVM_REG_ARM_OPC1_MASK 0x0000000000000078
Christopher Ferris82d75042015-01-26 10:57:07 -0800110#define KVM_REG_ARM_OPC1_SHIFT 3
Ben Chenga6b53f02013-11-06 15:51:05 -0800111#define KVM_REG_ARM_CRM_MASK 0x0000000000000780
112#define KVM_REG_ARM_CRM_SHIFT 7
Christopher Ferris38062f92014-07-09 15:33:25 -0700113#define KVM_REG_ARM_32_CRN_MASK 0x0000000000007800
Christopher Ferris82d75042015-01-26 10:57:07 -0800114#define KVM_REG_ARM_32_CRN_SHIFT 11
Christopher Ferris76a1d452018-06-27 14:12:29 -0700115#define KVM_REG_ARM_SECURE_MASK 0x0000000010000000
116#define KVM_REG_ARM_SECURE_SHIFT 28
Tao Baod7db5942015-01-28 10:07:51 -0800117#define ARM_CP15_REG_SHIFT_MASK(x,n) (((x) << KVM_REG_ARM_ ##n ##_SHIFT) & KVM_REG_ARM_ ##n ##_MASK)
118#define __ARM_CP15_REG(op1,crn,crm,op2) (KVM_REG_ARM | (15 << KVM_REG_ARM_COPROC_SHIFT) | ARM_CP15_REG_SHIFT_MASK(op1, OPC1) | ARM_CP15_REG_SHIFT_MASK(crn, 32_CRN) | ARM_CP15_REG_SHIFT_MASK(crm, CRM) | ARM_CP15_REG_SHIFT_MASK(op2, 32_OPC2))
Christopher Ferris38062f92014-07-09 15:33:25 -0700119#define ARM_CP15_REG32(...) (__ARM_CP15_REG(__VA_ARGS__) | KVM_REG_SIZE_U32)
Tao Baod7db5942015-01-28 10:07:51 -0800120#define __ARM_CP15_REG64(op1,crm) (__ARM_CP15_REG(op1, 0, crm, 0) | KVM_REG_SIZE_U64)
Christopher Ferris38062f92014-07-09 15:33:25 -0700121#define ARM_CP15_REG64(...) __ARM_CP15_REG64(__VA_ARGS__)
Christopher Ferris934ec942018-01-31 15:29:16 -0800122#define KVM_REG_ARM_PTIMER_CTL ARM_CP15_REG32(0, 14, 2, 1)
123#define KVM_REG_ARM_PTIMER_CNT ARM_CP15_REG64(0, 14)
124#define KVM_REG_ARM_PTIMER_CVAL ARM_CP15_REG64(2, 14)
Christopher Ferris38062f92014-07-09 15:33:25 -0700125#define KVM_REG_ARM_TIMER_CTL ARM_CP15_REG32(0, 14, 3, 1)
Christopher Ferris38062f92014-07-09 15:33:25 -0700126#define KVM_REG_ARM_TIMER_CNT ARM_CP15_REG64(1, 14)
Christopher Ferris82d75042015-01-26 10:57:07 -0800127#define KVM_REG_ARM_TIMER_CVAL ARM_CP15_REG64(3, 14)
Ben Chenga6b53f02013-11-06 15:51:05 -0800128#define KVM_REG_ARM_CORE (0x0010 << KVM_REG_ARM_COPROC_SHIFT)
129#define KVM_REG_ARM_CORE_REG(name) (offsetof(struct kvm_regs, name) / 4)
Christopher Ferris38062f92014-07-09 15:33:25 -0700130#define KVM_REG_ARM_DEMUX (0x0011 << KVM_REG_ARM_COPROC_SHIFT)
Christopher Ferris82d75042015-01-26 10:57:07 -0800131#define KVM_REG_ARM_DEMUX_ID_MASK 0x000000000000FF00
Ben Chenga6b53f02013-11-06 15:51:05 -0800132#define KVM_REG_ARM_DEMUX_ID_SHIFT 8
133#define KVM_REG_ARM_DEMUX_ID_CCSIDR (0x00 << KVM_REG_ARM_DEMUX_ID_SHIFT)
Christopher Ferris38062f92014-07-09 15:33:25 -0700134#define KVM_REG_ARM_DEMUX_VAL_MASK 0x00000000000000FF
Christopher Ferris82d75042015-01-26 10:57:07 -0800135#define KVM_REG_ARM_DEMUX_VAL_SHIFT 0
Ben Chenga6b53f02013-11-06 15:51:05 -0800136#define KVM_REG_ARM_VFP (0x0012 << KVM_REG_ARM_COPROC_SHIFT)
137#define KVM_REG_ARM_VFP_MASK 0x000000000000FFFF
Christopher Ferris38062f92014-07-09 15:33:25 -0700138#define KVM_REG_ARM_VFP_BASE_REG 0x0
Christopher Ferris82d75042015-01-26 10:57:07 -0800139#define KVM_REG_ARM_VFP_FPSID 0x1000
Ben Chenga6b53f02013-11-06 15:51:05 -0800140#define KVM_REG_ARM_VFP_FPSCR 0x1001
141#define KVM_REG_ARM_VFP_MVFR1 0x1006
Christopher Ferris38062f92014-07-09 15:33:25 -0700142#define KVM_REG_ARM_VFP_MVFR0 0x1007
Christopher Ferris82d75042015-01-26 10:57:07 -0800143#define KVM_REG_ARM_VFP_FPEXC 0x1008
Ben Chenga6b53f02013-11-06 15:51:05 -0800144#define KVM_REG_ARM_VFP_FPINST 0x1009
145#define KVM_REG_ARM_VFP_FPINST2 0x100A
Christopher Ferris76a1d452018-06-27 14:12:29 -0700146#define KVM_REG_ARM_FW (0x0014 << KVM_REG_ARM_COPROC_SHIFT)
147#define KVM_REG_ARM_FW_REG(r) (KVM_REG_ARM | KVM_REG_SIZE_U64 | KVM_REG_ARM_FW | ((r) & 0xffff))
148#define KVM_REG_ARM_PSCI_VERSION KVM_REG_ARM_FW_REG(0)
Christopher Ferrisb8a95e22019-10-02 18:29:20 -0700149#define KVM_REG_ARM_SMCCC_ARCH_WORKAROUND_1 KVM_REG_ARM_FW_REG(1)
150#define KVM_REG_ARM_SMCCC_ARCH_WORKAROUND_1_NOT_AVAIL 0
151#define KVM_REG_ARM_SMCCC_ARCH_WORKAROUND_1_AVAIL 1
152#define KVM_REG_ARM_SMCCC_ARCH_WORKAROUND_1_NOT_REQUIRED 2
153#define KVM_REG_ARM_SMCCC_ARCH_WORKAROUND_2 KVM_REG_ARM_FW_REG(2)
154#define KVM_REG_ARM_SMCCC_ARCH_WORKAROUND_2_NOT_AVAIL 0
155#define KVM_REG_ARM_SMCCC_ARCH_WORKAROUND_2_UNKNOWN 1
156#define KVM_REG_ARM_SMCCC_ARCH_WORKAROUND_2_AVAIL 2
157#define KVM_REG_ARM_SMCCC_ARCH_WORKAROUND_2_NOT_REQUIRED 3
158#define KVM_REG_ARM_SMCCC_ARCH_WORKAROUND_2_ENABLED (1U << 4)
Christopher Ferris38062f92014-07-09 15:33:25 -0700159#define KVM_DEV_ARM_VGIC_GRP_ADDR 0
Christopher Ferris82d75042015-01-26 10:57:07 -0800160#define KVM_DEV_ARM_VGIC_GRP_DIST_REGS 1
Christopher Ferris38062f92014-07-09 15:33:25 -0700161#define KVM_DEV_ARM_VGIC_GRP_CPU_REGS 2
162#define KVM_DEV_ARM_VGIC_CPUID_SHIFT 32
Christopher Ferris38062f92014-07-09 15:33:25 -0700163#define KVM_DEV_ARM_VGIC_CPUID_MASK (0xffULL << KVM_DEV_ARM_VGIC_CPUID_SHIFT)
Christopher Ferris525ce912017-07-26 13:12:53 -0700164#define KVM_DEV_ARM_VGIC_V3_MPIDR_SHIFT 32
165#define KVM_DEV_ARM_VGIC_V3_MPIDR_MASK (0xffffffffULL << KVM_DEV_ARM_VGIC_V3_MPIDR_SHIFT)
Christopher Ferris82d75042015-01-26 10:57:07 -0800166#define KVM_DEV_ARM_VGIC_OFFSET_SHIFT 0
Christopher Ferris38062f92014-07-09 15:33:25 -0700167#define KVM_DEV_ARM_VGIC_OFFSET_MASK (0xffffffffULL << KVM_DEV_ARM_VGIC_OFFSET_SHIFT)
Christopher Ferris525ce912017-07-26 13:12:53 -0700168#define KVM_DEV_ARM_VGIC_SYSREG_INSTR_MASK (0xffff)
Christopher Ferris82d75042015-01-26 10:57:07 -0800169#define KVM_DEV_ARM_VGIC_GRP_NR_IRQS 3
Christopher Ferris05d08e92016-02-04 13:16:38 -0800170#define KVM_DEV_ARM_VGIC_GRP_CTRL 4
Christopher Ferris525ce912017-07-26 13:12:53 -0700171#define KVM_DEV_ARM_VGIC_GRP_REDIST_REGS 5
172#define KVM_DEV_ARM_VGIC_GRP_CPU_SYSREGS 6
173#define KVM_DEV_ARM_VGIC_GRP_LEVEL_INFO 7
174#define KVM_DEV_ARM_VGIC_GRP_ITS_REGS 8
175#define KVM_DEV_ARM_VGIC_LINE_LEVEL_INFO_SHIFT 10
176#define KVM_DEV_ARM_VGIC_LINE_LEVEL_INFO_MASK (0x3fffffULL << KVM_DEV_ARM_VGIC_LINE_LEVEL_INFO_SHIFT)
177#define KVM_DEV_ARM_VGIC_LINE_LEVEL_INTID_MASK 0x3ff
178#define VGIC_LEVEL_INFO_LINE_LEVEL 0
Christopher Ferris1308ad32017-11-14 17:32:13 -0800179#define KVM_ARM_VCPU_PMU_V3_CTRL 0
180#define KVM_ARM_VCPU_PMU_V3_IRQ 0
181#define KVM_ARM_VCPU_PMU_V3_INIT 1
182#define KVM_ARM_VCPU_TIMER_CTRL 1
183#define KVM_ARM_VCPU_TIMER_IRQ_VTIMER 0
184#define KVM_ARM_VCPU_TIMER_IRQ_PTIMER 1
Christopher Ferris05d08e92016-02-04 13:16:38 -0800185#define KVM_DEV_ARM_VGIC_CTRL_INIT 0
Christopher Ferris525ce912017-07-26 13:12:53 -0700186#define KVM_DEV_ARM_ITS_SAVE_TABLES 1
187#define KVM_DEV_ARM_ITS_RESTORE_TABLES 2
188#define KVM_DEV_ARM_VGIC_SAVE_PENDING_TABLES 3
Christopher Ferris934ec942018-01-31 15:29:16 -0800189#define KVM_DEV_ARM_ITS_CTRL_RESET 4
Christopher Ferris05d08e92016-02-04 13:16:38 -0800190#define KVM_ARM_IRQ_TYPE_SHIFT 24
Ben Chenga6b53f02013-11-06 15:51:05 -0800191#define KVM_ARM_IRQ_TYPE_MASK 0xff
192#define KVM_ARM_IRQ_VCPU_SHIFT 16
193#define KVM_ARM_IRQ_VCPU_MASK 0xff
194#define KVM_ARM_IRQ_NUM_SHIFT 0
Ben Chenga6b53f02013-11-06 15:51:05 -0800195#define KVM_ARM_IRQ_NUM_MASK 0xffff
196#define KVM_ARM_IRQ_TYPE_CPU 0
197#define KVM_ARM_IRQ_TYPE_SPI 1
198#define KVM_ARM_IRQ_TYPE_PPI 2
Ben Chenga6b53f02013-11-06 15:51:05 -0800199#define KVM_ARM_IRQ_CPU_IRQ 0
200#define KVM_ARM_IRQ_CPU_FIQ 1
Christopher Ferris05d08e92016-02-04 13:16:38 -0800201#define KVM_ARM_IRQ_GIC_MAX 127
202#define KVM_NR_IRQCHIPS 1
203#define KVM_PSCI_FN_BASE 0x95c1ba5e
Ben Chenga6b53f02013-11-06 15:51:05 -0800204#define KVM_PSCI_FN(n) (KVM_PSCI_FN_BASE + (n))
205#define KVM_PSCI_FN_CPU_SUSPEND KVM_PSCI_FN(0)
206#define KVM_PSCI_FN_CPU_OFF KVM_PSCI_FN(1)
207#define KVM_PSCI_FN_CPU_ON KVM_PSCI_FN(2)
Ben Chenga6b53f02013-11-06 15:51:05 -0800208#define KVM_PSCI_FN_MIGRATE KVM_PSCI_FN(3)
Christopher Ferrisba8d4f42014-09-03 19:56:49 -0700209#define KVM_PSCI_RET_SUCCESS PSCI_RET_SUCCESS
Christopher Ferrisba8d4f42014-09-03 19:56:49 -0700210#define KVM_PSCI_RET_NI PSCI_RET_NOT_SUPPORTED
211#define KVM_PSCI_RET_INVAL PSCI_RET_INVALID_PARAMS
212#define KVM_PSCI_RET_DENIED PSCI_RET_DENIED
Ben Chenga6b53f02013-11-06 15:51:05 -0800213#endif