Ben Cheng | a6b53f0 | 2013-11-06 15:51:05 -0800 | [diff] [blame] | 1 | /**************************************************************************** |
| 2 | **************************************************************************** |
| 3 | *** |
| 4 | *** This header was automatically generated from a Linux kernel header |
| 5 | *** of the same name, to make information necessary for userspace to |
| 6 | *** call into the kernel available to libc. It contains only constants, |
| 7 | *** structures, and macros generated from the original header, and thus, |
| 8 | *** contains no copyrightable information. |
| 9 | *** |
| 10 | *** To edit the content of this header, modify the corresponding |
| 11 | *** source file (e.g. under external/kernel-headers/original/) then |
| 12 | *** run bionic/libc/kernel/tools/update_all.py |
| 13 | *** |
| 14 | *** Any manual change here will be lost the next time this script will |
| 15 | *** be run. You've been warned! |
| 16 | *** |
| 17 | **************************************************************************** |
| 18 | ****************************************************************************/ |
| 19 | #ifndef __ARM_KVM_H__ |
| 20 | #define __ARM_KVM_H__ |
| 21 | #include <linux/types.h> |
Christopher Ferris | ba8d4f4 | 2014-09-03 19:56:49 -0700 | [diff] [blame] | 22 | #include <linux/psci.h> |
Christopher Ferris | ba8d4f4 | 2014-09-03 19:56:49 -0700 | [diff] [blame] | 23 | #include <asm/ptrace.h> |
Ben Cheng | a6b53f0 | 2013-11-06 15:51:05 -0800 | [diff] [blame] | 24 | #define __KVM_HAVE_GUEST_DEBUG |
| 25 | #define __KVM_HAVE_IRQ_LINE |
Christopher Ferris | 82d7504 | 2015-01-26 10:57:07 -0800 | [diff] [blame] | 26 | #define __KVM_HAVE_READONLY_MEM |
Christopher Ferris | 525ce91 | 2017-07-26 13:12:53 -0700 | [diff] [blame^] | 27 | #define KVM_COALESCED_MMIO_PAGE_OFFSET 1 |
Tao Bao | d7db594 | 2015-01-28 10:07:51 -0800 | [diff] [blame] | 28 | #define KVM_REG_SIZE(id) (1U << (((id) & KVM_REG_SIZE_MASK) >> KVM_REG_SIZE_SHIFT)) |
Christopher Ferris | ba8d4f4 | 2014-09-03 19:56:49 -0700 | [diff] [blame] | 29 | #define KVM_ARM_SVC_sp svc_regs[0] |
Ben Cheng | a6b53f0 | 2013-11-06 15:51:05 -0800 | [diff] [blame] | 30 | #define KVM_ARM_SVC_lr svc_regs[1] |
| 31 | #define KVM_ARM_SVC_spsr svc_regs[2] |
Christopher Ferris | 82d7504 | 2015-01-26 10:57:07 -0800 | [diff] [blame] | 32 | #define KVM_ARM_ABT_sp abt_regs[0] |
Christopher Ferris | ba8d4f4 | 2014-09-03 19:56:49 -0700 | [diff] [blame] | 33 | #define KVM_ARM_ABT_lr abt_regs[1] |
Ben Cheng | a6b53f0 | 2013-11-06 15:51:05 -0800 | [diff] [blame] | 34 | #define KVM_ARM_ABT_spsr abt_regs[2] |
| 35 | #define KVM_ARM_UND_sp und_regs[0] |
Christopher Ferris | 82d7504 | 2015-01-26 10:57:07 -0800 | [diff] [blame] | 36 | #define KVM_ARM_UND_lr und_regs[1] |
Christopher Ferris | ba8d4f4 | 2014-09-03 19:56:49 -0700 | [diff] [blame] | 37 | #define KVM_ARM_UND_spsr und_regs[2] |
Ben Cheng | a6b53f0 | 2013-11-06 15:51:05 -0800 | [diff] [blame] | 38 | #define KVM_ARM_IRQ_sp irq_regs[0] |
| 39 | #define KVM_ARM_IRQ_lr irq_regs[1] |
Christopher Ferris | 82d7504 | 2015-01-26 10:57:07 -0800 | [diff] [blame] | 40 | #define KVM_ARM_IRQ_spsr irq_regs[2] |
Christopher Ferris | ba8d4f4 | 2014-09-03 19:56:49 -0700 | [diff] [blame] | 41 | #define KVM_ARM_FIQ_r8 fiq_regs[0] |
Ben Cheng | a6b53f0 | 2013-11-06 15:51:05 -0800 | [diff] [blame] | 42 | #define KVM_ARM_FIQ_r9 fiq_regs[1] |
| 43 | #define KVM_ARM_FIQ_r10 fiq_regs[2] |
Christopher Ferris | 82d7504 | 2015-01-26 10:57:07 -0800 | [diff] [blame] | 44 | #define KVM_ARM_FIQ_fp fiq_regs[3] |
Christopher Ferris | ba8d4f4 | 2014-09-03 19:56:49 -0700 | [diff] [blame] | 45 | #define KVM_ARM_FIQ_ip fiq_regs[4] |
Ben Cheng | a6b53f0 | 2013-11-06 15:51:05 -0800 | [diff] [blame] | 46 | #define KVM_ARM_FIQ_sp fiq_regs[5] |
| 47 | #define KVM_ARM_FIQ_lr fiq_regs[6] |
Christopher Ferris | 82d7504 | 2015-01-26 10:57:07 -0800 | [diff] [blame] | 48 | #define KVM_ARM_FIQ_spsr fiq_regs[7] |
Christopher Ferris | ba8d4f4 | 2014-09-03 19:56:49 -0700 | [diff] [blame] | 49 | struct kvm_regs { |
Tao Bao | d7db594 | 2015-01-28 10:07:51 -0800 | [diff] [blame] | 50 | struct pt_regs usr_regs; |
| 51 | unsigned long svc_regs[3]; |
Tao Bao | d7db594 | 2015-01-28 10:07:51 -0800 | [diff] [blame] | 52 | unsigned long abt_regs[3]; |
| 53 | unsigned long und_regs[3]; |
| 54 | unsigned long irq_regs[3]; |
| 55 | unsigned long fiq_regs[8]; |
Christopher Ferris | 82d7504 | 2015-01-26 10:57:07 -0800 | [diff] [blame] | 56 | }; |
Christopher Ferris | ba8d4f4 | 2014-09-03 19:56:49 -0700 | [diff] [blame] | 57 | #define KVM_ARM_TARGET_CORTEX_A15 0 |
Christopher Ferris | 38062f9 | 2014-07-09 15:33:25 -0700 | [diff] [blame] | 58 | #define KVM_ARM_TARGET_CORTEX_A7 1 |
| 59 | #define KVM_ARM_NUM_TARGETS 2 |
Christopher Ferris | 82d7504 | 2015-01-26 10:57:07 -0800 | [diff] [blame] | 60 | #define KVM_ARM_DEVICE_TYPE_SHIFT 0 |
Christopher Ferris | ba8d4f4 | 2014-09-03 19:56:49 -0700 | [diff] [blame] | 61 | #define KVM_ARM_DEVICE_TYPE_MASK (0xffff << KVM_ARM_DEVICE_TYPE_SHIFT) |
Christopher Ferris | 38062f9 | 2014-07-09 15:33:25 -0700 | [diff] [blame] | 62 | #define KVM_ARM_DEVICE_ID_SHIFT 16 |
Ben Cheng | a6b53f0 | 2013-11-06 15:51:05 -0800 | [diff] [blame] | 63 | #define KVM_ARM_DEVICE_ID_MASK (0xffff << KVM_ARM_DEVICE_ID_SHIFT) |
Christopher Ferris | 82d7504 | 2015-01-26 10:57:07 -0800 | [diff] [blame] | 64 | #define KVM_ARM_DEVICE_VGIC_V2 0 |
Christopher Ferris | ba8d4f4 | 2014-09-03 19:56:49 -0700 | [diff] [blame] | 65 | #define KVM_VGIC_V2_ADDR_TYPE_DIST 0 |
Christopher Ferris | 38062f9 | 2014-07-09 15:33:25 -0700 | [diff] [blame] | 66 | #define KVM_VGIC_V2_ADDR_TYPE_CPU 1 |
Ben Cheng | a6b53f0 | 2013-11-06 15:51:05 -0800 | [diff] [blame] | 67 | #define KVM_VGIC_V2_DIST_SIZE 0x1000 |
Christopher Ferris | 82d7504 | 2015-01-26 10:57:07 -0800 | [diff] [blame] | 68 | #define KVM_VGIC_V2_CPU_SIZE 0x2000 |
Christopher Ferris | 6a9755d | 2017-01-13 14:09:31 -0800 | [diff] [blame] | 69 | #define KVM_VGIC_V3_ADDR_TYPE_DIST 2 |
| 70 | #define KVM_VGIC_V3_ADDR_TYPE_REDIST 3 |
Christopher Ferris | 48af7cb | 2017-02-21 12:35:09 -0800 | [diff] [blame] | 71 | #define KVM_VGIC_ITS_ADDR_TYPE 4 |
Christopher Ferris | 48af7cb | 2017-02-21 12:35:09 -0800 | [diff] [blame] | 72 | #define KVM_VGIC_V3_DIST_SIZE SZ_64K |
Christopher Ferris | 6a9755d | 2017-01-13 14:09:31 -0800 | [diff] [blame] | 73 | #define KVM_VGIC_V3_REDIST_SIZE (2 * SZ_64K) |
Christopher Ferris | 48af7cb | 2017-02-21 12:35:09 -0800 | [diff] [blame] | 74 | #define KVM_VGIC_V3_ITS_SIZE (2 * SZ_64K) |
Christopher Ferris | ba8d4f4 | 2014-09-03 19:56:49 -0700 | [diff] [blame] | 75 | #define KVM_ARM_VCPU_POWER_OFF 0 |
| 76 | #define KVM_ARM_VCPU_PSCI_0_2 1 |
Christopher Ferris | 38062f9 | 2014-07-09 15:33:25 -0700 | [diff] [blame] | 77 | struct kvm_vcpu_init { |
Tao Bao | d7db594 | 2015-01-28 10:07:51 -0800 | [diff] [blame] | 78 | __u32 target; |
| 79 | __u32 features[7]; |
Ben Cheng | a6b53f0 | 2013-11-06 15:51:05 -0800 | [diff] [blame] | 80 | }; |
Christopher Ferris | 38062f9 | 2014-07-09 15:33:25 -0700 | [diff] [blame] | 81 | struct kvm_sregs { |
Christopher Ferris | 82d7504 | 2015-01-26 10:57:07 -0800 | [diff] [blame] | 82 | }; |
Ben Cheng | a6b53f0 | 2013-11-06 15:51:05 -0800 | [diff] [blame] | 83 | struct kvm_fpu { |
| 84 | }; |
Christopher Ferris | 38062f9 | 2014-07-09 15:33:25 -0700 | [diff] [blame] | 85 | struct kvm_guest_debug_arch { |
Christopher Ferris | 82d7504 | 2015-01-26 10:57:07 -0800 | [diff] [blame] | 86 | }; |
Ben Cheng | a6b53f0 | 2013-11-06 15:51:05 -0800 | [diff] [blame] | 87 | struct kvm_debug_exit_arch { |
| 88 | }; |
Christopher Ferris | 38062f9 | 2014-07-09 15:33:25 -0700 | [diff] [blame] | 89 | struct kvm_sync_regs { |
Christopher Ferris | 525ce91 | 2017-07-26 13:12:53 -0700 | [diff] [blame^] | 90 | __u64 device_irq_level; |
Christopher Ferris | 82d7504 | 2015-01-26 10:57:07 -0800 | [diff] [blame] | 91 | }; |
Ben Cheng | a6b53f0 | 2013-11-06 15:51:05 -0800 | [diff] [blame] | 92 | struct kvm_arch_memory_slot { |
| 93 | }; |
Christopher Ferris | 38062f9 | 2014-07-09 15:33:25 -0700 | [diff] [blame] | 94 | #define KVM_REG_ARM_COPROC_MASK 0x000000000FFF0000 |
Christopher Ferris | 82d7504 | 2015-01-26 10:57:07 -0800 | [diff] [blame] | 95 | #define KVM_REG_ARM_COPROC_SHIFT 16 |
Ben Cheng | a6b53f0 | 2013-11-06 15:51:05 -0800 | [diff] [blame] | 96 | #define KVM_REG_ARM_32_OPC2_MASK 0x0000000000000007 |
| 97 | #define KVM_REG_ARM_32_OPC2_SHIFT 0 |
Christopher Ferris | 38062f9 | 2014-07-09 15:33:25 -0700 | [diff] [blame] | 98 | #define KVM_REG_ARM_OPC1_MASK 0x0000000000000078 |
Christopher Ferris | 82d7504 | 2015-01-26 10:57:07 -0800 | [diff] [blame] | 99 | #define KVM_REG_ARM_OPC1_SHIFT 3 |
Ben Cheng | a6b53f0 | 2013-11-06 15:51:05 -0800 | [diff] [blame] | 100 | #define KVM_REG_ARM_CRM_MASK 0x0000000000000780 |
| 101 | #define KVM_REG_ARM_CRM_SHIFT 7 |
Christopher Ferris | 38062f9 | 2014-07-09 15:33:25 -0700 | [diff] [blame] | 102 | #define KVM_REG_ARM_32_CRN_MASK 0x0000000000007800 |
Christopher Ferris | 82d7504 | 2015-01-26 10:57:07 -0800 | [diff] [blame] | 103 | #define KVM_REG_ARM_32_CRN_SHIFT 11 |
Tao Bao | d7db594 | 2015-01-28 10:07:51 -0800 | [diff] [blame] | 104 | #define ARM_CP15_REG_SHIFT_MASK(x,n) (((x) << KVM_REG_ARM_ ##n ##_SHIFT) & KVM_REG_ARM_ ##n ##_MASK) |
| 105 | #define __ARM_CP15_REG(op1,crn,crm,op2) (KVM_REG_ARM | (15 << KVM_REG_ARM_COPROC_SHIFT) | ARM_CP15_REG_SHIFT_MASK(op1, OPC1) | ARM_CP15_REG_SHIFT_MASK(crn, 32_CRN) | ARM_CP15_REG_SHIFT_MASK(crm, CRM) | ARM_CP15_REG_SHIFT_MASK(op2, 32_OPC2)) |
Christopher Ferris | 38062f9 | 2014-07-09 15:33:25 -0700 | [diff] [blame] | 106 | #define ARM_CP15_REG32(...) (__ARM_CP15_REG(__VA_ARGS__) | KVM_REG_SIZE_U32) |
Tao Bao | d7db594 | 2015-01-28 10:07:51 -0800 | [diff] [blame] | 107 | #define __ARM_CP15_REG64(op1,crm) (__ARM_CP15_REG(op1, 0, crm, 0) | KVM_REG_SIZE_U64) |
Christopher Ferris | 38062f9 | 2014-07-09 15:33:25 -0700 | [diff] [blame] | 108 | #define ARM_CP15_REG64(...) __ARM_CP15_REG64(__VA_ARGS__) |
| 109 | #define KVM_REG_ARM_TIMER_CTL ARM_CP15_REG32(0, 14, 3, 1) |
Christopher Ferris | 38062f9 | 2014-07-09 15:33:25 -0700 | [diff] [blame] | 110 | #define KVM_REG_ARM_TIMER_CNT ARM_CP15_REG64(1, 14) |
Christopher Ferris | 82d7504 | 2015-01-26 10:57:07 -0800 | [diff] [blame] | 111 | #define KVM_REG_ARM_TIMER_CVAL ARM_CP15_REG64(3, 14) |
Ben Cheng | a6b53f0 | 2013-11-06 15:51:05 -0800 | [diff] [blame] | 112 | #define KVM_REG_ARM_CORE (0x0010 << KVM_REG_ARM_COPROC_SHIFT) |
| 113 | #define KVM_REG_ARM_CORE_REG(name) (offsetof(struct kvm_regs, name) / 4) |
Christopher Ferris | 38062f9 | 2014-07-09 15:33:25 -0700 | [diff] [blame] | 114 | #define KVM_REG_ARM_DEMUX (0x0011 << KVM_REG_ARM_COPROC_SHIFT) |
Christopher Ferris | 82d7504 | 2015-01-26 10:57:07 -0800 | [diff] [blame] | 115 | #define KVM_REG_ARM_DEMUX_ID_MASK 0x000000000000FF00 |
Ben Cheng | a6b53f0 | 2013-11-06 15:51:05 -0800 | [diff] [blame] | 116 | #define KVM_REG_ARM_DEMUX_ID_SHIFT 8 |
| 117 | #define KVM_REG_ARM_DEMUX_ID_CCSIDR (0x00 << KVM_REG_ARM_DEMUX_ID_SHIFT) |
Christopher Ferris | 38062f9 | 2014-07-09 15:33:25 -0700 | [diff] [blame] | 118 | #define KVM_REG_ARM_DEMUX_VAL_MASK 0x00000000000000FF |
Christopher Ferris | 82d7504 | 2015-01-26 10:57:07 -0800 | [diff] [blame] | 119 | #define KVM_REG_ARM_DEMUX_VAL_SHIFT 0 |
Ben Cheng | a6b53f0 | 2013-11-06 15:51:05 -0800 | [diff] [blame] | 120 | #define KVM_REG_ARM_VFP (0x0012 << KVM_REG_ARM_COPROC_SHIFT) |
| 121 | #define KVM_REG_ARM_VFP_MASK 0x000000000000FFFF |
Christopher Ferris | 38062f9 | 2014-07-09 15:33:25 -0700 | [diff] [blame] | 122 | #define KVM_REG_ARM_VFP_BASE_REG 0x0 |
Christopher Ferris | 82d7504 | 2015-01-26 10:57:07 -0800 | [diff] [blame] | 123 | #define KVM_REG_ARM_VFP_FPSID 0x1000 |
Ben Cheng | a6b53f0 | 2013-11-06 15:51:05 -0800 | [diff] [blame] | 124 | #define KVM_REG_ARM_VFP_FPSCR 0x1001 |
| 125 | #define KVM_REG_ARM_VFP_MVFR1 0x1006 |
Christopher Ferris | 38062f9 | 2014-07-09 15:33:25 -0700 | [diff] [blame] | 126 | #define KVM_REG_ARM_VFP_MVFR0 0x1007 |
Christopher Ferris | 82d7504 | 2015-01-26 10:57:07 -0800 | [diff] [blame] | 127 | #define KVM_REG_ARM_VFP_FPEXC 0x1008 |
Ben Cheng | a6b53f0 | 2013-11-06 15:51:05 -0800 | [diff] [blame] | 128 | #define KVM_REG_ARM_VFP_FPINST 0x1009 |
| 129 | #define KVM_REG_ARM_VFP_FPINST2 0x100A |
Christopher Ferris | 38062f9 | 2014-07-09 15:33:25 -0700 | [diff] [blame] | 130 | #define KVM_DEV_ARM_VGIC_GRP_ADDR 0 |
Christopher Ferris | 82d7504 | 2015-01-26 10:57:07 -0800 | [diff] [blame] | 131 | #define KVM_DEV_ARM_VGIC_GRP_DIST_REGS 1 |
Christopher Ferris | 38062f9 | 2014-07-09 15:33:25 -0700 | [diff] [blame] | 132 | #define KVM_DEV_ARM_VGIC_GRP_CPU_REGS 2 |
| 133 | #define KVM_DEV_ARM_VGIC_CPUID_SHIFT 32 |
Christopher Ferris | 38062f9 | 2014-07-09 15:33:25 -0700 | [diff] [blame] | 134 | #define KVM_DEV_ARM_VGIC_CPUID_MASK (0xffULL << KVM_DEV_ARM_VGIC_CPUID_SHIFT) |
Christopher Ferris | 525ce91 | 2017-07-26 13:12:53 -0700 | [diff] [blame^] | 135 | #define KVM_DEV_ARM_VGIC_V3_MPIDR_SHIFT 32 |
| 136 | #define KVM_DEV_ARM_VGIC_V3_MPIDR_MASK (0xffffffffULL << KVM_DEV_ARM_VGIC_V3_MPIDR_SHIFT) |
Christopher Ferris | 82d7504 | 2015-01-26 10:57:07 -0800 | [diff] [blame] | 137 | #define KVM_DEV_ARM_VGIC_OFFSET_SHIFT 0 |
Christopher Ferris | 38062f9 | 2014-07-09 15:33:25 -0700 | [diff] [blame] | 138 | #define KVM_DEV_ARM_VGIC_OFFSET_MASK (0xffffffffULL << KVM_DEV_ARM_VGIC_OFFSET_SHIFT) |
Christopher Ferris | 525ce91 | 2017-07-26 13:12:53 -0700 | [diff] [blame^] | 139 | #define KVM_DEV_ARM_VGIC_SYSREG_INSTR_MASK (0xffff) |
Christopher Ferris | 82d7504 | 2015-01-26 10:57:07 -0800 | [diff] [blame] | 140 | #define KVM_DEV_ARM_VGIC_GRP_NR_IRQS 3 |
Christopher Ferris | 05d08e9 | 2016-02-04 13:16:38 -0800 | [diff] [blame] | 141 | #define KVM_DEV_ARM_VGIC_GRP_CTRL 4 |
Christopher Ferris | 525ce91 | 2017-07-26 13:12:53 -0700 | [diff] [blame^] | 142 | #define KVM_DEV_ARM_VGIC_GRP_REDIST_REGS 5 |
| 143 | #define KVM_DEV_ARM_VGIC_GRP_CPU_SYSREGS 6 |
| 144 | #define KVM_DEV_ARM_VGIC_GRP_LEVEL_INFO 7 |
| 145 | #define KVM_DEV_ARM_VGIC_GRP_ITS_REGS 8 |
| 146 | #define KVM_DEV_ARM_VGIC_LINE_LEVEL_INFO_SHIFT 10 |
| 147 | #define KVM_DEV_ARM_VGIC_LINE_LEVEL_INFO_MASK (0x3fffffULL << KVM_DEV_ARM_VGIC_LINE_LEVEL_INFO_SHIFT) |
| 148 | #define KVM_DEV_ARM_VGIC_LINE_LEVEL_INTID_MASK 0x3ff |
| 149 | #define VGIC_LEVEL_INFO_LINE_LEVEL 0 |
Christopher Ferris | 05d08e9 | 2016-02-04 13:16:38 -0800 | [diff] [blame] | 150 | #define KVM_DEV_ARM_VGIC_CTRL_INIT 0 |
Christopher Ferris | 525ce91 | 2017-07-26 13:12:53 -0700 | [diff] [blame^] | 151 | #define KVM_DEV_ARM_ITS_SAVE_TABLES 1 |
| 152 | #define KVM_DEV_ARM_ITS_RESTORE_TABLES 2 |
| 153 | #define KVM_DEV_ARM_VGIC_SAVE_PENDING_TABLES 3 |
Christopher Ferris | 05d08e9 | 2016-02-04 13:16:38 -0800 | [diff] [blame] | 154 | #define KVM_ARM_IRQ_TYPE_SHIFT 24 |
Ben Cheng | a6b53f0 | 2013-11-06 15:51:05 -0800 | [diff] [blame] | 155 | #define KVM_ARM_IRQ_TYPE_MASK 0xff |
| 156 | #define KVM_ARM_IRQ_VCPU_SHIFT 16 |
| 157 | #define KVM_ARM_IRQ_VCPU_MASK 0xff |
| 158 | #define KVM_ARM_IRQ_NUM_SHIFT 0 |
Ben Cheng | a6b53f0 | 2013-11-06 15:51:05 -0800 | [diff] [blame] | 159 | #define KVM_ARM_IRQ_NUM_MASK 0xffff |
| 160 | #define KVM_ARM_IRQ_TYPE_CPU 0 |
| 161 | #define KVM_ARM_IRQ_TYPE_SPI 1 |
| 162 | #define KVM_ARM_IRQ_TYPE_PPI 2 |
Ben Cheng | a6b53f0 | 2013-11-06 15:51:05 -0800 | [diff] [blame] | 163 | #define KVM_ARM_IRQ_CPU_IRQ 0 |
| 164 | #define KVM_ARM_IRQ_CPU_FIQ 1 |
Christopher Ferris | 05d08e9 | 2016-02-04 13:16:38 -0800 | [diff] [blame] | 165 | #define KVM_ARM_IRQ_GIC_MAX 127 |
| 166 | #define KVM_NR_IRQCHIPS 1 |
| 167 | #define KVM_PSCI_FN_BASE 0x95c1ba5e |
Ben Cheng | a6b53f0 | 2013-11-06 15:51:05 -0800 | [diff] [blame] | 168 | #define KVM_PSCI_FN(n) (KVM_PSCI_FN_BASE + (n)) |
| 169 | #define KVM_PSCI_FN_CPU_SUSPEND KVM_PSCI_FN(0) |
| 170 | #define KVM_PSCI_FN_CPU_OFF KVM_PSCI_FN(1) |
| 171 | #define KVM_PSCI_FN_CPU_ON KVM_PSCI_FN(2) |
Ben Cheng | a6b53f0 | 2013-11-06 15:51:05 -0800 | [diff] [blame] | 172 | #define KVM_PSCI_FN_MIGRATE KVM_PSCI_FN(3) |
Christopher Ferris | ba8d4f4 | 2014-09-03 19:56:49 -0700 | [diff] [blame] | 173 | #define KVM_PSCI_RET_SUCCESS PSCI_RET_SUCCESS |
Christopher Ferris | ba8d4f4 | 2014-09-03 19:56:49 -0700 | [diff] [blame] | 174 | #define KVM_PSCI_RET_NI PSCI_RET_NOT_SUPPORTED |
| 175 | #define KVM_PSCI_RET_INVAL PSCI_RET_INVALID_PARAMS |
| 176 | #define KVM_PSCI_RET_DENIED PSCI_RET_DENIED |
Ben Cheng | a6b53f0 | 2013-11-06 15:51:05 -0800 | [diff] [blame] | 177 | #endif |