blob: 2626b2a841b5223661a6e34b37a5387b893fa7db [file] [log] [blame]
Ben Chenga6b53f02013-11-06 15:51:05 -08001/****************************************************************************
2 ****************************************************************************
3 ***
4 *** This header was automatically generated from a Linux kernel header
5 *** of the same name, to make information necessary for userspace to
6 *** call into the kernel available to libc. It contains only constants,
7 *** structures, and macros generated from the original header, and thus,
8 *** contains no copyrightable information.
9 ***
10 *** To edit the content of this header, modify the corresponding
11 *** source file (e.g. under external/kernel-headers/original/) then
12 *** run bionic/libc/kernel/tools/update_all.py
13 ***
14 *** Any manual change here will be lost the next time this script will
15 *** be run. You've been warned!
16 ***
17 ****************************************************************************
18 ****************************************************************************/
19#ifndef __ARM_KVM_H__
20#define __ARM_KVM_H__
21#include <linux/types.h>
Christopher Ferrisba8d4f42014-09-03 19:56:49 -070022#include <linux/psci.h>
Ben Chenga6b53f02013-11-06 15:51:05 -080023/* WARNING: DO NOT EDIT, AUTO-GENERATED CODE - SEE TOP FOR INSTRUCTIONS */
Christopher Ferrisba8d4f42014-09-03 19:56:49 -070024#include <asm/ptrace.h>
Ben Chenga6b53f02013-11-06 15:51:05 -080025#define __KVM_HAVE_GUEST_DEBUG
26#define __KVM_HAVE_IRQ_LINE
Christopher Ferris82d75042015-01-26 10:57:07 -080027#define __KVM_HAVE_READONLY_MEM
Ben Chenga6b53f02013-11-06 15:51:05 -080028/* WARNING: DO NOT EDIT, AUTO-GENERATED CODE - SEE TOP FOR INSTRUCTIONS */
Tao Baod7db5942015-01-28 10:07:51 -080029#define KVM_REG_SIZE(id) (1U << (((id) & KVM_REG_SIZE_MASK) >> KVM_REG_SIZE_SHIFT))
Christopher Ferrisba8d4f42014-09-03 19:56:49 -070030#define KVM_ARM_SVC_sp svc_regs[0]
Ben Chenga6b53f02013-11-06 15:51:05 -080031#define KVM_ARM_SVC_lr svc_regs[1]
32#define KVM_ARM_SVC_spsr svc_regs[2]
Ben Chenga6b53f02013-11-06 15:51:05 -080033/* WARNING: DO NOT EDIT, AUTO-GENERATED CODE - SEE TOP FOR INSTRUCTIONS */
Christopher Ferris82d75042015-01-26 10:57:07 -080034#define KVM_ARM_ABT_sp abt_regs[0]
Christopher Ferrisba8d4f42014-09-03 19:56:49 -070035#define KVM_ARM_ABT_lr abt_regs[1]
Ben Chenga6b53f02013-11-06 15:51:05 -080036#define KVM_ARM_ABT_spsr abt_regs[2]
37#define KVM_ARM_UND_sp und_regs[0]
Ben Chenga6b53f02013-11-06 15:51:05 -080038/* WARNING: DO NOT EDIT, AUTO-GENERATED CODE - SEE TOP FOR INSTRUCTIONS */
Christopher Ferris82d75042015-01-26 10:57:07 -080039#define KVM_ARM_UND_lr und_regs[1]
Christopher Ferrisba8d4f42014-09-03 19:56:49 -070040#define KVM_ARM_UND_spsr und_regs[2]
Ben Chenga6b53f02013-11-06 15:51:05 -080041#define KVM_ARM_IRQ_sp irq_regs[0]
42#define KVM_ARM_IRQ_lr irq_regs[1]
Ben Chenga6b53f02013-11-06 15:51:05 -080043/* WARNING: DO NOT EDIT, AUTO-GENERATED CODE - SEE TOP FOR INSTRUCTIONS */
Christopher Ferris82d75042015-01-26 10:57:07 -080044#define KVM_ARM_IRQ_spsr irq_regs[2]
Christopher Ferrisba8d4f42014-09-03 19:56:49 -070045#define KVM_ARM_FIQ_r8 fiq_regs[0]
Ben Chenga6b53f02013-11-06 15:51:05 -080046#define KVM_ARM_FIQ_r9 fiq_regs[1]
47#define KVM_ARM_FIQ_r10 fiq_regs[2]
Ben Chenga6b53f02013-11-06 15:51:05 -080048/* WARNING: DO NOT EDIT, AUTO-GENERATED CODE - SEE TOP FOR INSTRUCTIONS */
Christopher Ferris82d75042015-01-26 10:57:07 -080049#define KVM_ARM_FIQ_fp fiq_regs[3]
Christopher Ferrisba8d4f42014-09-03 19:56:49 -070050#define KVM_ARM_FIQ_ip fiq_regs[4]
Ben Chenga6b53f02013-11-06 15:51:05 -080051#define KVM_ARM_FIQ_sp fiq_regs[5]
52#define KVM_ARM_FIQ_lr fiq_regs[6]
Ben Chenga6b53f02013-11-06 15:51:05 -080053/* WARNING: DO NOT EDIT, AUTO-GENERATED CODE - SEE TOP FOR INSTRUCTIONS */
Christopher Ferris82d75042015-01-26 10:57:07 -080054#define KVM_ARM_FIQ_spsr fiq_regs[7]
Christopher Ferrisba8d4f42014-09-03 19:56:49 -070055struct kvm_regs {
Tao Baod7db5942015-01-28 10:07:51 -080056 struct pt_regs usr_regs;
57 unsigned long svc_regs[3];
Ben Chenga6b53f02013-11-06 15:51:05 -080058/* WARNING: DO NOT EDIT, AUTO-GENERATED CODE - SEE TOP FOR INSTRUCTIONS */
Tao Baod7db5942015-01-28 10:07:51 -080059 unsigned long abt_regs[3];
60 unsigned long und_regs[3];
61 unsigned long irq_regs[3];
62 unsigned long fiq_regs[8];
Ben Chenga6b53f02013-11-06 15:51:05 -080063/* WARNING: DO NOT EDIT, AUTO-GENERATED CODE - SEE TOP FOR INSTRUCTIONS */
Christopher Ferris82d75042015-01-26 10:57:07 -080064};
Christopher Ferrisba8d4f42014-09-03 19:56:49 -070065#define KVM_ARM_TARGET_CORTEX_A15 0
Christopher Ferris38062f92014-07-09 15:33:25 -070066#define KVM_ARM_TARGET_CORTEX_A7 1
67#define KVM_ARM_NUM_TARGETS 2
Ben Chenga6b53f02013-11-06 15:51:05 -080068/* WARNING: DO NOT EDIT, AUTO-GENERATED CODE - SEE TOP FOR INSTRUCTIONS */
Christopher Ferris82d75042015-01-26 10:57:07 -080069#define KVM_ARM_DEVICE_TYPE_SHIFT 0
Christopher Ferrisba8d4f42014-09-03 19:56:49 -070070#define KVM_ARM_DEVICE_TYPE_MASK (0xffff << KVM_ARM_DEVICE_TYPE_SHIFT)
Christopher Ferris38062f92014-07-09 15:33:25 -070071#define KVM_ARM_DEVICE_ID_SHIFT 16
Ben Chenga6b53f02013-11-06 15:51:05 -080072#define KVM_ARM_DEVICE_ID_MASK (0xffff << KVM_ARM_DEVICE_ID_SHIFT)
Ben Chenga6b53f02013-11-06 15:51:05 -080073/* WARNING: DO NOT EDIT, AUTO-GENERATED CODE - SEE TOP FOR INSTRUCTIONS */
Christopher Ferris82d75042015-01-26 10:57:07 -080074#define KVM_ARM_DEVICE_VGIC_V2 0
Christopher Ferrisba8d4f42014-09-03 19:56:49 -070075#define KVM_VGIC_V2_ADDR_TYPE_DIST 0
Christopher Ferris38062f92014-07-09 15:33:25 -070076#define KVM_VGIC_V2_ADDR_TYPE_CPU 1
Ben Chenga6b53f02013-11-06 15:51:05 -080077#define KVM_VGIC_V2_DIST_SIZE 0x1000
Ben Chenga6b53f02013-11-06 15:51:05 -080078/* WARNING: DO NOT EDIT, AUTO-GENERATED CODE - SEE TOP FOR INSTRUCTIONS */
Christopher Ferris82d75042015-01-26 10:57:07 -080079#define KVM_VGIC_V2_CPU_SIZE 0x2000
Christopher Ferris6a9755d2017-01-13 14:09:31 -080080#define KVM_VGIC_V3_ADDR_TYPE_DIST 2
81#define KVM_VGIC_V3_ADDR_TYPE_REDIST 3
Christopher Ferris48af7cb2017-02-21 12:35:09 -080082#define KVM_VGIC_ITS_ADDR_TYPE 4
Christopher Ferris6a9755d2017-01-13 14:09:31 -080083/* WARNING: DO NOT EDIT, AUTO-GENERATED CODE - SEE TOP FOR INSTRUCTIONS */
Christopher Ferris48af7cb2017-02-21 12:35:09 -080084#define KVM_VGIC_V3_DIST_SIZE SZ_64K
Christopher Ferris6a9755d2017-01-13 14:09:31 -080085#define KVM_VGIC_V3_REDIST_SIZE (2 * SZ_64K)
Christopher Ferris48af7cb2017-02-21 12:35:09 -080086#define KVM_VGIC_V3_ITS_SIZE (2 * SZ_64K)
Christopher Ferrisba8d4f42014-09-03 19:56:49 -070087#define KVM_ARM_VCPU_POWER_OFF 0
Christopher Ferris48af7cb2017-02-21 12:35:09 -080088/* WARNING: DO NOT EDIT, AUTO-GENERATED CODE - SEE TOP FOR INSTRUCTIONS */
Christopher Ferrisba8d4f42014-09-03 19:56:49 -070089#define KVM_ARM_VCPU_PSCI_0_2 1
Christopher Ferris38062f92014-07-09 15:33:25 -070090struct kvm_vcpu_init {
Tao Baod7db5942015-01-28 10:07:51 -080091 __u32 target;
92 __u32 features[7];
Christopher Ferris48af7cb2017-02-21 12:35:09 -080093/* WARNING: DO NOT EDIT, AUTO-GENERATED CODE - SEE TOP FOR INSTRUCTIONS */
Ben Chenga6b53f02013-11-06 15:51:05 -080094};
Christopher Ferris38062f92014-07-09 15:33:25 -070095struct kvm_sregs {
Christopher Ferris82d75042015-01-26 10:57:07 -080096};
Ben Chenga6b53f02013-11-06 15:51:05 -080097struct kvm_fpu {
Christopher Ferris48af7cb2017-02-21 12:35:09 -080098/* WARNING: DO NOT EDIT, AUTO-GENERATED CODE - SEE TOP FOR INSTRUCTIONS */
Ben Chenga6b53f02013-11-06 15:51:05 -080099};
Christopher Ferris38062f92014-07-09 15:33:25 -0700100struct kvm_guest_debug_arch {
Christopher Ferris82d75042015-01-26 10:57:07 -0800101};
Ben Chenga6b53f02013-11-06 15:51:05 -0800102struct kvm_debug_exit_arch {
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800103/* WARNING: DO NOT EDIT, AUTO-GENERATED CODE - SEE TOP FOR INSTRUCTIONS */
Ben Chenga6b53f02013-11-06 15:51:05 -0800104};
Christopher Ferris38062f92014-07-09 15:33:25 -0700105struct kvm_sync_regs {
Christopher Ferris82d75042015-01-26 10:57:07 -0800106};
Ben Chenga6b53f02013-11-06 15:51:05 -0800107struct kvm_arch_memory_slot {
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800108/* WARNING: DO NOT EDIT, AUTO-GENERATED CODE - SEE TOP FOR INSTRUCTIONS */
Ben Chenga6b53f02013-11-06 15:51:05 -0800109};
Christopher Ferris38062f92014-07-09 15:33:25 -0700110#define KVM_REG_ARM_COPROC_MASK 0x000000000FFF0000
Christopher Ferris82d75042015-01-26 10:57:07 -0800111#define KVM_REG_ARM_COPROC_SHIFT 16
Ben Chenga6b53f02013-11-06 15:51:05 -0800112#define KVM_REG_ARM_32_OPC2_MASK 0x0000000000000007
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800113/* WARNING: DO NOT EDIT, AUTO-GENERATED CODE - SEE TOP FOR INSTRUCTIONS */
Ben Chenga6b53f02013-11-06 15:51:05 -0800114#define KVM_REG_ARM_32_OPC2_SHIFT 0
Christopher Ferris38062f92014-07-09 15:33:25 -0700115#define KVM_REG_ARM_OPC1_MASK 0x0000000000000078
Christopher Ferris82d75042015-01-26 10:57:07 -0800116#define KVM_REG_ARM_OPC1_SHIFT 3
Ben Chenga6b53f02013-11-06 15:51:05 -0800117#define KVM_REG_ARM_CRM_MASK 0x0000000000000780
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800118/* WARNING: DO NOT EDIT, AUTO-GENERATED CODE - SEE TOP FOR INSTRUCTIONS */
Ben Chenga6b53f02013-11-06 15:51:05 -0800119#define KVM_REG_ARM_CRM_SHIFT 7
Christopher Ferris38062f92014-07-09 15:33:25 -0700120#define KVM_REG_ARM_32_CRN_MASK 0x0000000000007800
Christopher Ferris82d75042015-01-26 10:57:07 -0800121#define KVM_REG_ARM_32_CRN_SHIFT 11
Tao Baod7db5942015-01-28 10:07:51 -0800122#define ARM_CP15_REG_SHIFT_MASK(x,n) (((x) << KVM_REG_ARM_ ##n ##_SHIFT) & KVM_REG_ARM_ ##n ##_MASK)
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800123/* WARNING: DO NOT EDIT, AUTO-GENERATED CODE - SEE TOP FOR INSTRUCTIONS */
Tao Baod7db5942015-01-28 10:07:51 -0800124#define __ARM_CP15_REG(op1,crn,crm,op2) (KVM_REG_ARM | (15 << KVM_REG_ARM_COPROC_SHIFT) | ARM_CP15_REG_SHIFT_MASK(op1, OPC1) | ARM_CP15_REG_SHIFT_MASK(crn, 32_CRN) | ARM_CP15_REG_SHIFT_MASK(crm, CRM) | ARM_CP15_REG_SHIFT_MASK(op2, 32_OPC2))
Christopher Ferris38062f92014-07-09 15:33:25 -0700125#define ARM_CP15_REG32(...) (__ARM_CP15_REG(__VA_ARGS__) | KVM_REG_SIZE_U32)
Tao Baod7db5942015-01-28 10:07:51 -0800126#define __ARM_CP15_REG64(op1,crm) (__ARM_CP15_REG(op1, 0, crm, 0) | KVM_REG_SIZE_U64)
Christopher Ferris38062f92014-07-09 15:33:25 -0700127#define ARM_CP15_REG64(...) __ARM_CP15_REG64(__VA_ARGS__)
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800128/* WARNING: DO NOT EDIT, AUTO-GENERATED CODE - SEE TOP FOR INSTRUCTIONS */
Christopher Ferris38062f92014-07-09 15:33:25 -0700129#define KVM_REG_ARM_TIMER_CTL ARM_CP15_REG32(0, 14, 3, 1)
Christopher Ferris38062f92014-07-09 15:33:25 -0700130#define KVM_REG_ARM_TIMER_CNT ARM_CP15_REG64(1, 14)
Christopher Ferris82d75042015-01-26 10:57:07 -0800131#define KVM_REG_ARM_TIMER_CVAL ARM_CP15_REG64(3, 14)
Ben Chenga6b53f02013-11-06 15:51:05 -0800132#define KVM_REG_ARM_CORE (0x0010 << KVM_REG_ARM_COPROC_SHIFT)
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800133/* WARNING: DO NOT EDIT, AUTO-GENERATED CODE - SEE TOP FOR INSTRUCTIONS */
Ben Chenga6b53f02013-11-06 15:51:05 -0800134#define KVM_REG_ARM_CORE_REG(name) (offsetof(struct kvm_regs, name) / 4)
Christopher Ferris38062f92014-07-09 15:33:25 -0700135#define KVM_REG_ARM_DEMUX (0x0011 << KVM_REG_ARM_COPROC_SHIFT)
Christopher Ferris82d75042015-01-26 10:57:07 -0800136#define KVM_REG_ARM_DEMUX_ID_MASK 0x000000000000FF00
Ben Chenga6b53f02013-11-06 15:51:05 -0800137#define KVM_REG_ARM_DEMUX_ID_SHIFT 8
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800138/* WARNING: DO NOT EDIT, AUTO-GENERATED CODE - SEE TOP FOR INSTRUCTIONS */
Ben Chenga6b53f02013-11-06 15:51:05 -0800139#define KVM_REG_ARM_DEMUX_ID_CCSIDR (0x00 << KVM_REG_ARM_DEMUX_ID_SHIFT)
Christopher Ferris38062f92014-07-09 15:33:25 -0700140#define KVM_REG_ARM_DEMUX_VAL_MASK 0x00000000000000FF
Christopher Ferris82d75042015-01-26 10:57:07 -0800141#define KVM_REG_ARM_DEMUX_VAL_SHIFT 0
Ben Chenga6b53f02013-11-06 15:51:05 -0800142#define KVM_REG_ARM_VFP (0x0012 << KVM_REG_ARM_COPROC_SHIFT)
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800143/* WARNING: DO NOT EDIT, AUTO-GENERATED CODE - SEE TOP FOR INSTRUCTIONS */
Ben Chenga6b53f02013-11-06 15:51:05 -0800144#define KVM_REG_ARM_VFP_MASK 0x000000000000FFFF
Christopher Ferris38062f92014-07-09 15:33:25 -0700145#define KVM_REG_ARM_VFP_BASE_REG 0x0
Christopher Ferris82d75042015-01-26 10:57:07 -0800146#define KVM_REG_ARM_VFP_FPSID 0x1000
Ben Chenga6b53f02013-11-06 15:51:05 -0800147#define KVM_REG_ARM_VFP_FPSCR 0x1001
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800148/* WARNING: DO NOT EDIT, AUTO-GENERATED CODE - SEE TOP FOR INSTRUCTIONS */
Ben Chenga6b53f02013-11-06 15:51:05 -0800149#define KVM_REG_ARM_VFP_MVFR1 0x1006
Christopher Ferris38062f92014-07-09 15:33:25 -0700150#define KVM_REG_ARM_VFP_MVFR0 0x1007
Christopher Ferris82d75042015-01-26 10:57:07 -0800151#define KVM_REG_ARM_VFP_FPEXC 0x1008
Ben Chenga6b53f02013-11-06 15:51:05 -0800152#define KVM_REG_ARM_VFP_FPINST 0x1009
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800153/* WARNING: DO NOT EDIT, AUTO-GENERATED CODE - SEE TOP FOR INSTRUCTIONS */
Ben Chenga6b53f02013-11-06 15:51:05 -0800154#define KVM_REG_ARM_VFP_FPINST2 0x100A
Christopher Ferris38062f92014-07-09 15:33:25 -0700155#define KVM_DEV_ARM_VGIC_GRP_ADDR 0
Christopher Ferris82d75042015-01-26 10:57:07 -0800156#define KVM_DEV_ARM_VGIC_GRP_DIST_REGS 1
Christopher Ferris38062f92014-07-09 15:33:25 -0700157#define KVM_DEV_ARM_VGIC_GRP_CPU_REGS 2
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800158/* WARNING: DO NOT EDIT, AUTO-GENERATED CODE - SEE TOP FOR INSTRUCTIONS */
Christopher Ferris38062f92014-07-09 15:33:25 -0700159#define KVM_DEV_ARM_VGIC_CPUID_SHIFT 32
Christopher Ferris38062f92014-07-09 15:33:25 -0700160#define KVM_DEV_ARM_VGIC_CPUID_MASK (0xffULL << KVM_DEV_ARM_VGIC_CPUID_SHIFT)
Christopher Ferris82d75042015-01-26 10:57:07 -0800161#define KVM_DEV_ARM_VGIC_OFFSET_SHIFT 0
Christopher Ferris38062f92014-07-09 15:33:25 -0700162#define KVM_DEV_ARM_VGIC_OFFSET_MASK (0xffffffffULL << KVM_DEV_ARM_VGIC_OFFSET_SHIFT)
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800163/* WARNING: DO NOT EDIT, AUTO-GENERATED CODE - SEE TOP FOR INSTRUCTIONS */
Christopher Ferris82d75042015-01-26 10:57:07 -0800164#define KVM_DEV_ARM_VGIC_GRP_NR_IRQS 3
Christopher Ferris05d08e92016-02-04 13:16:38 -0800165#define KVM_DEV_ARM_VGIC_GRP_CTRL 4
Christopher Ferris05d08e92016-02-04 13:16:38 -0800166#define KVM_DEV_ARM_VGIC_CTRL_INIT 0
167#define KVM_ARM_IRQ_TYPE_SHIFT 24
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800168/* WARNING: DO NOT EDIT, AUTO-GENERATED CODE - SEE TOP FOR INSTRUCTIONS */
Ben Chenga6b53f02013-11-06 15:51:05 -0800169#define KVM_ARM_IRQ_TYPE_MASK 0xff
170#define KVM_ARM_IRQ_VCPU_SHIFT 16
171#define KVM_ARM_IRQ_VCPU_MASK 0xff
172#define KVM_ARM_IRQ_NUM_SHIFT 0
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800173/* WARNING: DO NOT EDIT, AUTO-GENERATED CODE - SEE TOP FOR INSTRUCTIONS */
Ben Chenga6b53f02013-11-06 15:51:05 -0800174#define KVM_ARM_IRQ_NUM_MASK 0xffff
175#define KVM_ARM_IRQ_TYPE_CPU 0
176#define KVM_ARM_IRQ_TYPE_SPI 1
177#define KVM_ARM_IRQ_TYPE_PPI 2
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800178/* WARNING: DO NOT EDIT, AUTO-GENERATED CODE - SEE TOP FOR INSTRUCTIONS */
Ben Chenga6b53f02013-11-06 15:51:05 -0800179#define KVM_ARM_IRQ_CPU_IRQ 0
180#define KVM_ARM_IRQ_CPU_FIQ 1
Christopher Ferris05d08e92016-02-04 13:16:38 -0800181#define KVM_ARM_IRQ_GIC_MAX 127
182#define KVM_NR_IRQCHIPS 1
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800183/* WARNING: DO NOT EDIT, AUTO-GENERATED CODE - SEE TOP FOR INSTRUCTIONS */
Christopher Ferris05d08e92016-02-04 13:16:38 -0800184#define KVM_PSCI_FN_BASE 0x95c1ba5e
Ben Chenga6b53f02013-11-06 15:51:05 -0800185#define KVM_PSCI_FN(n) (KVM_PSCI_FN_BASE + (n))
186#define KVM_PSCI_FN_CPU_SUSPEND KVM_PSCI_FN(0)
187#define KVM_PSCI_FN_CPU_OFF KVM_PSCI_FN(1)
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800188/* WARNING: DO NOT EDIT, AUTO-GENERATED CODE - SEE TOP FOR INSTRUCTIONS */
Ben Chenga6b53f02013-11-06 15:51:05 -0800189#define KVM_PSCI_FN_CPU_ON KVM_PSCI_FN(2)
Ben Chenga6b53f02013-11-06 15:51:05 -0800190#define KVM_PSCI_FN_MIGRATE KVM_PSCI_FN(3)
Christopher Ferrisba8d4f42014-09-03 19:56:49 -0700191#define KVM_PSCI_RET_SUCCESS PSCI_RET_SUCCESS
Christopher Ferrisba8d4f42014-09-03 19:56:49 -0700192#define KVM_PSCI_RET_NI PSCI_RET_NOT_SUPPORTED
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800193/* WARNING: DO NOT EDIT, AUTO-GENERATED CODE - SEE TOP FOR INSTRUCTIONS */
Christopher Ferrisba8d4f42014-09-03 19:56:49 -0700194#define KVM_PSCI_RET_INVAL PSCI_RET_INVALID_PARAMS
195#define KVM_PSCI_RET_DENIED PSCI_RET_DENIED
Ben Chenga6b53f02013-11-06 15:51:05 -0800196#endif