blob: f38b61255550339872d8973fbf56a0d7c31e9932 [file] [log] [blame]
Christopher Ferris05d08e92016-02-04 13:16:38 -08001/****************************************************************************
2 ****************************************************************************
3 ***
4 *** This header was automatically generated from a Linux kernel header
5 *** of the same name, to make information necessary for userspace to
6 *** call into the kernel available to libc. It contains only constants,
7 *** structures, and macros generated from the original header, and thus,
8 *** contains no copyrightable information.
9 ***
10 *** To edit the content of this header, modify the corresponding
11 *** source file (e.g. under external/kernel-headers/original/) then
12 *** run bionic/libc/kernel/tools/update_all.py
13 ***
14 *** Any manual change here will be lost the next time this script will
15 *** be run. You've been warned!
16 ***
17 ****************************************************************************
18 ****************************************************************************/
19#ifndef __AMDGPU_DRM_H__
20#define __AMDGPU_DRM_H__
21#include "drm.h"
Christopher Ferris106b3a82016-08-24 12:15:38 -070022#ifdef __cplusplus
Christopher Ferris48fe0ae2019-01-10 15:59:33 -080023extern "C" {
Christopher Ferris106b3a82016-08-24 12:15:38 -070024#endif
25#define DRM_AMDGPU_GEM_CREATE 0x00
Christopher Ferris05d08e92016-02-04 13:16:38 -080026#define DRM_AMDGPU_GEM_MMAP 0x01
27#define DRM_AMDGPU_CTX 0x02
28#define DRM_AMDGPU_BO_LIST 0x03
29#define DRM_AMDGPU_CS 0x04
Christopher Ferris05d08e92016-02-04 13:16:38 -080030#define DRM_AMDGPU_INFO 0x05
31#define DRM_AMDGPU_GEM_METADATA 0x06
32#define DRM_AMDGPU_GEM_WAIT_IDLE 0x07
33#define DRM_AMDGPU_GEM_VA 0x08
Christopher Ferris05d08e92016-02-04 13:16:38 -080034#define DRM_AMDGPU_WAIT_CS 0x09
35#define DRM_AMDGPU_GEM_OP 0x10
36#define DRM_AMDGPU_GEM_USERPTR 0x11
Christopher Ferris48af7cb2017-02-21 12:35:09 -080037#define DRM_AMDGPU_WAIT_FENCES 0x12
Christopher Ferris1308ad32017-11-14 17:32:13 -080038#define DRM_AMDGPU_VM 0x13
Christopher Ferris934ec942018-01-31 15:29:16 -080039#define DRM_AMDGPU_FENCE_TO_HANDLE 0x14
40#define DRM_AMDGPU_SCHED 0x15
Christopher Ferris05d08e92016-02-04 13:16:38 -080041#define DRM_IOCTL_AMDGPU_GEM_CREATE DRM_IOWR(DRM_COMMAND_BASE + DRM_AMDGPU_GEM_CREATE, union drm_amdgpu_gem_create)
Christopher Ferris05d08e92016-02-04 13:16:38 -080042#define DRM_IOCTL_AMDGPU_GEM_MMAP DRM_IOWR(DRM_COMMAND_BASE + DRM_AMDGPU_GEM_MMAP, union drm_amdgpu_gem_mmap)
Christopher Ferris48af7cb2017-02-21 12:35:09 -080043#define DRM_IOCTL_AMDGPU_CTX DRM_IOWR(DRM_COMMAND_BASE + DRM_AMDGPU_CTX, union drm_amdgpu_ctx)
Christopher Ferris05d08e92016-02-04 13:16:38 -080044#define DRM_IOCTL_AMDGPU_BO_LIST DRM_IOWR(DRM_COMMAND_BASE + DRM_AMDGPU_BO_LIST, union drm_amdgpu_bo_list)
45#define DRM_IOCTL_AMDGPU_CS DRM_IOWR(DRM_COMMAND_BASE + DRM_AMDGPU_CS, union drm_amdgpu_cs)
Christopher Ferris05d08e92016-02-04 13:16:38 -080046#define DRM_IOCTL_AMDGPU_INFO DRM_IOW(DRM_COMMAND_BASE + DRM_AMDGPU_INFO, struct drm_amdgpu_info)
Christopher Ferris48af7cb2017-02-21 12:35:09 -080047#define DRM_IOCTL_AMDGPU_GEM_METADATA DRM_IOWR(DRM_COMMAND_BASE + DRM_AMDGPU_GEM_METADATA, struct drm_amdgpu_gem_metadata)
Christopher Ferris05d08e92016-02-04 13:16:38 -080048#define DRM_IOCTL_AMDGPU_GEM_WAIT_IDLE DRM_IOWR(DRM_COMMAND_BASE + DRM_AMDGPU_GEM_WAIT_IDLE, union drm_amdgpu_gem_wait_idle)
49#define DRM_IOCTL_AMDGPU_GEM_VA DRM_IOW(DRM_COMMAND_BASE + DRM_AMDGPU_GEM_VA, struct drm_amdgpu_gem_va)
Christopher Ferris05d08e92016-02-04 13:16:38 -080050#define DRM_IOCTL_AMDGPU_WAIT_CS DRM_IOWR(DRM_COMMAND_BASE + DRM_AMDGPU_WAIT_CS, union drm_amdgpu_wait_cs)
Christopher Ferris48af7cb2017-02-21 12:35:09 -080051#define DRM_IOCTL_AMDGPU_GEM_OP DRM_IOWR(DRM_COMMAND_BASE + DRM_AMDGPU_GEM_OP, struct drm_amdgpu_gem_op)
Christopher Ferris05d08e92016-02-04 13:16:38 -080052#define DRM_IOCTL_AMDGPU_GEM_USERPTR DRM_IOWR(DRM_COMMAND_BASE + DRM_AMDGPU_GEM_USERPTR, struct drm_amdgpu_gem_userptr)
Christopher Ferris48af7cb2017-02-21 12:35:09 -080053#define DRM_IOCTL_AMDGPU_WAIT_FENCES DRM_IOWR(DRM_COMMAND_BASE + DRM_AMDGPU_WAIT_FENCES, union drm_amdgpu_wait_fences)
Christopher Ferris1308ad32017-11-14 17:32:13 -080054#define DRM_IOCTL_AMDGPU_VM DRM_IOWR(DRM_COMMAND_BASE + DRM_AMDGPU_VM, union drm_amdgpu_vm)
Christopher Ferris934ec942018-01-31 15:29:16 -080055#define DRM_IOCTL_AMDGPU_FENCE_TO_HANDLE DRM_IOWR(DRM_COMMAND_BASE + DRM_AMDGPU_FENCE_TO_HANDLE, union drm_amdgpu_fence_to_handle)
56#define DRM_IOCTL_AMDGPU_SCHED DRM_IOW(DRM_COMMAND_BASE + DRM_AMDGPU_SCHED, union drm_amdgpu_sched)
Christopher Ferris05d08e92016-02-04 13:16:38 -080057#define AMDGPU_GEM_DOMAIN_CPU 0x1
Christopher Ferris05d08e92016-02-04 13:16:38 -080058#define AMDGPU_GEM_DOMAIN_GTT 0x2
59#define AMDGPU_GEM_DOMAIN_VRAM 0x4
60#define AMDGPU_GEM_DOMAIN_GDS 0x8
61#define AMDGPU_GEM_DOMAIN_GWS 0x10
Christopher Ferris05d08e92016-02-04 13:16:38 -080062#define AMDGPU_GEM_DOMAIN_OA 0x20
Christopher Ferris9ce28842018-10-25 12:11:39 -070063#define AMDGPU_GEM_DOMAIN_MASK (AMDGPU_GEM_DOMAIN_CPU | AMDGPU_GEM_DOMAIN_GTT | AMDGPU_GEM_DOMAIN_VRAM | AMDGPU_GEM_DOMAIN_GDS | AMDGPU_GEM_DOMAIN_GWS | AMDGPU_GEM_DOMAIN_OA)
Christopher Ferris05d08e92016-02-04 13:16:38 -080064#define AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED (1 << 0)
65#define AMDGPU_GEM_CREATE_NO_CPU_ACCESS (1 << 1)
66#define AMDGPU_GEM_CREATE_CPU_GTT_USWC (1 << 2)
Christopher Ferris6a9755d2017-01-13 14:09:31 -080067#define AMDGPU_GEM_CREATE_VRAM_CLEARED (1 << 3)
Christopher Ferris48af7cb2017-02-21 12:35:09 -080068#define AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS (1 << 5)
Christopher Ferris934ec942018-01-31 15:29:16 -080069#define AMDGPU_GEM_CREATE_VM_ALWAYS_VALID (1 << 6)
70#define AMDGPU_GEM_CREATE_EXPLICIT_SYNC (1 << 7)
Christopher Ferrisaf09c702020-06-01 20:29:29 -070071#define AMDGPU_GEM_CREATE_CP_MQD_GFX9 (1 << 8)
Christopher Ferris9584fa42019-12-09 15:36:13 -080072#define AMDGPU_GEM_CREATE_VRAM_WIPE_ON_RELEASE (1 << 9)
Christopher Ferris8177cdf2020-08-03 11:53:55 -070073#define AMDGPU_GEM_CREATE_ENCRYPTED (1 << 10)
Christopher Ferris3a39c0b2021-09-02 00:03:38 +000074#define AMDGPU_GEM_CREATE_PREEMPTIBLE (1 << 11)
Christopher Ferris05d08e92016-02-04 13:16:38 -080075struct drm_amdgpu_gem_create_in {
Christopher Ferris106b3a82016-08-24 12:15:38 -070076 __u64 bo_size;
Christopher Ferris106b3a82016-08-24 12:15:38 -070077 __u64 alignment;
78 __u64 domains;
79 __u64 domain_flags;
Christopher Ferris05d08e92016-02-04 13:16:38 -080080};
81struct drm_amdgpu_gem_create_out {
Christopher Ferris106b3a82016-08-24 12:15:38 -070082 __u32 handle;
83 __u32 _pad;
Christopher Ferris05d08e92016-02-04 13:16:38 -080084};
85union drm_amdgpu_gem_create {
86 struct drm_amdgpu_gem_create_in in;
Christopher Ferris05d08e92016-02-04 13:16:38 -080087 struct drm_amdgpu_gem_create_out out;
88};
89#define AMDGPU_BO_LIST_OP_CREATE 0
90#define AMDGPU_BO_LIST_OP_DESTROY 1
Christopher Ferris05d08e92016-02-04 13:16:38 -080091#define AMDGPU_BO_LIST_OP_UPDATE 2
92struct drm_amdgpu_bo_list_in {
Christopher Ferris106b3a82016-08-24 12:15:38 -070093 __u32 operation;
94 __u32 list_handle;
95 __u32 bo_number;
96 __u32 bo_info_size;
Christopher Ferris106b3a82016-08-24 12:15:38 -070097 __u64 bo_info_ptr;
Christopher Ferris05d08e92016-02-04 13:16:38 -080098};
Christopher Ferris05d08e92016-02-04 13:16:38 -080099struct drm_amdgpu_bo_list_entry {
Christopher Ferris106b3a82016-08-24 12:15:38 -0700100 __u32 bo_handle;
Christopher Ferris106b3a82016-08-24 12:15:38 -0700101 __u32 bo_priority;
102};
Christopher Ferris05d08e92016-02-04 13:16:38 -0800103struct drm_amdgpu_bo_list_out {
Christopher Ferris106b3a82016-08-24 12:15:38 -0700104 __u32 list_handle;
Christopher Ferris106b3a82016-08-24 12:15:38 -0700105 __u32 _pad;
106};
Christopher Ferris05d08e92016-02-04 13:16:38 -0800107union drm_amdgpu_bo_list {
108 struct drm_amdgpu_bo_list_in in;
109 struct drm_amdgpu_bo_list_out out;
110};
Christopher Ferris05d08e92016-02-04 13:16:38 -0800111#define AMDGPU_CTX_OP_ALLOC_CTX 1
112#define AMDGPU_CTX_OP_FREE_CTX 2
113#define AMDGPU_CTX_OP_QUERY_STATE 3
Christopher Ferris76a1d452018-06-27 14:12:29 -0700114#define AMDGPU_CTX_OP_QUERY_STATE2 4
Christopher Ferris5d367962022-05-25 13:36:15 -0700115#define AMDGPU_CTX_OP_GET_STABLE_PSTATE 5
116#define AMDGPU_CTX_OP_SET_STABLE_PSTATE 6
Christopher Ferris05d08e92016-02-04 13:16:38 -0800117#define AMDGPU_CTX_NO_RESET 0
Christopher Ferris05d08e92016-02-04 13:16:38 -0800118#define AMDGPU_CTX_GUILTY_RESET 1
119#define AMDGPU_CTX_INNOCENT_RESET 2
120#define AMDGPU_CTX_UNKNOWN_RESET 3
Christopher Ferris76a1d452018-06-27 14:12:29 -0700121#define AMDGPU_CTX_QUERY2_FLAGS_RESET (1 << 0)
122#define AMDGPU_CTX_QUERY2_FLAGS_VRAMLOST (1 << 1)
123#define AMDGPU_CTX_QUERY2_FLAGS_GUILTY (1 << 2)
Christopher Ferrisaeddbcf2019-07-08 12:45:46 -0700124#define AMDGPU_CTX_QUERY2_FLAGS_RAS_CE (1 << 3)
125#define AMDGPU_CTX_QUERY2_FLAGS_RAS_UE (1 << 4)
Christopher Ferris934ec942018-01-31 15:29:16 -0800126#define AMDGPU_CTX_PRIORITY_UNSET - 2048
127#define AMDGPU_CTX_PRIORITY_VERY_LOW - 1023
128#define AMDGPU_CTX_PRIORITY_LOW - 512
129#define AMDGPU_CTX_PRIORITY_NORMAL 0
130#define AMDGPU_CTX_PRIORITY_HIGH 512
131#define AMDGPU_CTX_PRIORITY_VERY_HIGH 1023
Christopher Ferris5d367962022-05-25 13:36:15 -0700132#define AMDGPU_CTX_STABLE_PSTATE_FLAGS_MASK 0xf
133#define AMDGPU_CTX_STABLE_PSTATE_NONE 0
134#define AMDGPU_CTX_STABLE_PSTATE_STANDARD 1
135#define AMDGPU_CTX_STABLE_PSTATE_MIN_SCLK 2
136#define AMDGPU_CTX_STABLE_PSTATE_MIN_MCLK 3
137#define AMDGPU_CTX_STABLE_PSTATE_PEAK 4
Christopher Ferris05d08e92016-02-04 13:16:38 -0800138struct drm_amdgpu_ctx_in {
Christopher Ferris106b3a82016-08-24 12:15:38 -0700139 __u32 op;
140 __u32 flags;
Christopher Ferris106b3a82016-08-24 12:15:38 -0700141 __u32 ctx_id;
Christopher Ferris934ec942018-01-31 15:29:16 -0800142 __s32 priority;
Christopher Ferris05d08e92016-02-04 13:16:38 -0800143};
144union drm_amdgpu_ctx_out {
Christopher Ferris106b3a82016-08-24 12:15:38 -0700145 struct {
146 __u32 ctx_id;
147 __u32 _pad;
Christopher Ferris05d08e92016-02-04 13:16:38 -0800148 } alloc;
Christopher Ferris106b3a82016-08-24 12:15:38 -0700149 struct {
150 __u64 flags;
151 __u32 hangs;
152 __u32 reset_status;
Christopher Ferris05d08e92016-02-04 13:16:38 -0800153 } state;
Christopher Ferris5d367962022-05-25 13:36:15 -0700154 struct {
155 __u32 flags;
156 __u32 _pad;
157 } pstate;
Christopher Ferris05d08e92016-02-04 13:16:38 -0800158};
Christopher Ferris05d08e92016-02-04 13:16:38 -0800159union drm_amdgpu_ctx {
160 struct drm_amdgpu_ctx_in in;
161 union drm_amdgpu_ctx_out out;
162};
Christopher Ferris1308ad32017-11-14 17:32:13 -0800163#define AMDGPU_VM_OP_RESERVE_VMID 1
164#define AMDGPU_VM_OP_UNRESERVE_VMID 2
165struct drm_amdgpu_vm_in {
166 __u32 op;
167 __u32 flags;
168};
169struct drm_amdgpu_vm_out {
170 __u64 flags;
171};
172union drm_amdgpu_vm {
173 struct drm_amdgpu_vm_in in;
174 struct drm_amdgpu_vm_out out;
175};
Christopher Ferris934ec942018-01-31 15:29:16 -0800176#define AMDGPU_SCHED_OP_PROCESS_PRIORITY_OVERRIDE 1
Christopher Ferris24f97eb2019-05-20 12:58:13 -0700177#define AMDGPU_SCHED_OP_CONTEXT_PRIORITY_OVERRIDE 2
Christopher Ferris934ec942018-01-31 15:29:16 -0800178struct drm_amdgpu_sched_in {
179 __u32 op;
180 __u32 fd;
181 __s32 priority;
Christopher Ferris24f97eb2019-05-20 12:58:13 -0700182 __u32 ctx_id;
Christopher Ferris934ec942018-01-31 15:29:16 -0800183};
184union drm_amdgpu_sched {
185 struct drm_amdgpu_sched_in in;
186};
Christopher Ferris05d08e92016-02-04 13:16:38 -0800187#define AMDGPU_GEM_USERPTR_READONLY (1 << 0)
188#define AMDGPU_GEM_USERPTR_ANONONLY (1 << 1)
189#define AMDGPU_GEM_USERPTR_VALIDATE (1 << 2)
190#define AMDGPU_GEM_USERPTR_REGISTER (1 << 3)
Christopher Ferris05d08e92016-02-04 13:16:38 -0800191struct drm_amdgpu_gem_userptr {
Christopher Ferris106b3a82016-08-24 12:15:38 -0700192 __u64 addr;
Christopher Ferris106b3a82016-08-24 12:15:38 -0700193 __u64 size;
194 __u32 flags;
195 __u32 handle;
Christopher Ferris05d08e92016-02-04 13:16:38 -0800196};
197#define AMDGPU_TILING_ARRAY_MODE_SHIFT 0
198#define AMDGPU_TILING_ARRAY_MODE_MASK 0xf
Christopher Ferris05d08e92016-02-04 13:16:38 -0800199#define AMDGPU_TILING_PIPE_CONFIG_SHIFT 4
200#define AMDGPU_TILING_PIPE_CONFIG_MASK 0x1f
201#define AMDGPU_TILING_TILE_SPLIT_SHIFT 9
202#define AMDGPU_TILING_TILE_SPLIT_MASK 0x7
Christopher Ferris05d08e92016-02-04 13:16:38 -0800203#define AMDGPU_TILING_MICRO_TILE_MODE_SHIFT 12
204#define AMDGPU_TILING_MICRO_TILE_MODE_MASK 0x7
205#define AMDGPU_TILING_BANK_WIDTH_SHIFT 15
206#define AMDGPU_TILING_BANK_WIDTH_MASK 0x3
Christopher Ferris05d08e92016-02-04 13:16:38 -0800207#define AMDGPU_TILING_BANK_HEIGHT_SHIFT 17
208#define AMDGPU_TILING_BANK_HEIGHT_MASK 0x3
209#define AMDGPU_TILING_MACRO_TILE_ASPECT_SHIFT 19
210#define AMDGPU_TILING_MACRO_TILE_ASPECT_MASK 0x3
Christopher Ferris05d08e92016-02-04 13:16:38 -0800211#define AMDGPU_TILING_NUM_BANKS_SHIFT 21
212#define AMDGPU_TILING_NUM_BANKS_MASK 0x3
Christopher Ferris525ce912017-07-26 13:12:53 -0700213#define AMDGPU_TILING_SWIZZLE_MODE_SHIFT 0
214#define AMDGPU_TILING_SWIZZLE_MODE_MASK 0x1f
Christopher Ferrisd842e432019-03-07 10:21:59 -0800215#define AMDGPU_TILING_DCC_OFFSET_256B_SHIFT 5
216#define AMDGPU_TILING_DCC_OFFSET_256B_MASK 0xFFFFFF
217#define AMDGPU_TILING_DCC_PITCH_MAX_SHIFT 29
218#define AMDGPU_TILING_DCC_PITCH_MAX_MASK 0x3FFF
219#define AMDGPU_TILING_DCC_INDEPENDENT_64B_SHIFT 43
220#define AMDGPU_TILING_DCC_INDEPENDENT_64B_MASK 0x1
Christopher Ferrisaf09c702020-06-01 20:29:29 -0700221#define AMDGPU_TILING_DCC_INDEPENDENT_128B_SHIFT 44
222#define AMDGPU_TILING_DCC_INDEPENDENT_128B_MASK 0x1
223#define AMDGPU_TILING_SCANOUT_SHIFT 63
224#define AMDGPU_TILING_SCANOUT_MASK 0x1
Christopher Ferris525ce912017-07-26 13:12:53 -0700225#define AMDGPU_TILING_SET(field,value) (((__u64) (value) & AMDGPU_TILING_ ##field ##_MASK) << AMDGPU_TILING_ ##field ##_SHIFT)
226#define AMDGPU_TILING_GET(value,field) (((__u64) (value) >> AMDGPU_TILING_ ##field ##_SHIFT) & AMDGPU_TILING_ ##field ##_MASK)
Christopher Ferris05d08e92016-02-04 13:16:38 -0800227#define AMDGPU_GEM_METADATA_OP_SET_METADATA 1
228#define AMDGPU_GEM_METADATA_OP_GET_METADATA 2
229struct drm_amdgpu_gem_metadata {
Christopher Ferris106b3a82016-08-24 12:15:38 -0700230 __u32 handle;
231 __u32 op;
Christopher Ferris05d08e92016-02-04 13:16:38 -0800232 struct {
Christopher Ferris106b3a82016-08-24 12:15:38 -0700233 __u64 flags;
234 __u64 tiling_info;
235 __u32 data_size_bytes;
236 __u32 data[64];
Christopher Ferris05d08e92016-02-04 13:16:38 -0800237 } data;
238};
Christopher Ferris05d08e92016-02-04 13:16:38 -0800239struct drm_amdgpu_gem_mmap_in {
Christopher Ferris106b3a82016-08-24 12:15:38 -0700240 __u32 handle;
Christopher Ferris106b3a82016-08-24 12:15:38 -0700241 __u32 _pad;
242};
Christopher Ferris05d08e92016-02-04 13:16:38 -0800243struct drm_amdgpu_gem_mmap_out {
Christopher Ferris106b3a82016-08-24 12:15:38 -0700244 __u64 addr_ptr;
Christopher Ferris05d08e92016-02-04 13:16:38 -0800245};
246union drm_amdgpu_gem_mmap {
Christopher Ferris05d08e92016-02-04 13:16:38 -0800247 struct drm_amdgpu_gem_mmap_in in;
248 struct drm_amdgpu_gem_mmap_out out;
249};
250struct drm_amdgpu_gem_wait_idle_in {
Christopher Ferris106b3a82016-08-24 12:15:38 -0700251 __u32 handle;
252 __u32 flags;
Christopher Ferris106b3a82016-08-24 12:15:38 -0700253 __u64 timeout;
Christopher Ferris05d08e92016-02-04 13:16:38 -0800254};
Christopher Ferris05d08e92016-02-04 13:16:38 -0800255struct drm_amdgpu_gem_wait_idle_out {
Christopher Ferris106b3a82016-08-24 12:15:38 -0700256 __u32 status;
Christopher Ferris106b3a82016-08-24 12:15:38 -0700257 __u32 domain;
258};
Christopher Ferris05d08e92016-02-04 13:16:38 -0800259union drm_amdgpu_gem_wait_idle {
260 struct drm_amdgpu_gem_wait_idle_in in;
261 struct drm_amdgpu_gem_wait_idle_out out;
262};
Christopher Ferris05d08e92016-02-04 13:16:38 -0800263struct drm_amdgpu_wait_cs_in {
Christopher Ferris106b3a82016-08-24 12:15:38 -0700264 __u64 handle;
Christopher Ferris106b3a82016-08-24 12:15:38 -0700265 __u64 timeout;
266 __u32 ip_type;
267 __u32 ip_instance;
268 __u32 ring;
Christopher Ferris106b3a82016-08-24 12:15:38 -0700269 __u32 ctx_id;
Christopher Ferris05d08e92016-02-04 13:16:38 -0800270};
Christopher Ferris05d08e92016-02-04 13:16:38 -0800271struct drm_amdgpu_wait_cs_out {
Christopher Ferris106b3a82016-08-24 12:15:38 -0700272 __u64 status;
Christopher Ferris05d08e92016-02-04 13:16:38 -0800273};
274union drm_amdgpu_wait_cs {
Christopher Ferris05d08e92016-02-04 13:16:38 -0800275 struct drm_amdgpu_wait_cs_in in;
276 struct drm_amdgpu_wait_cs_out out;
277};
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800278struct drm_amdgpu_fence {
279 __u32 ctx_id;
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800280 __u32 ip_type;
281 __u32 ip_instance;
282 __u32 ring;
283 __u64 seq_no;
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800284};
285struct drm_amdgpu_wait_fences_in {
286 __u64 fences;
287 __u32 fence_count;
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800288 __u32 wait_all;
289 __u64 timeout_ns;
290};
291struct drm_amdgpu_wait_fences_out {
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800292 __u32 status;
293 __u32 first_signaled;
294};
295union drm_amdgpu_wait_fences {
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800296 struct drm_amdgpu_wait_fences_in in;
297 struct drm_amdgpu_wait_fences_out out;
298};
Christopher Ferris05d08e92016-02-04 13:16:38 -0800299#define AMDGPU_GEM_OP_GET_GEM_CREATE_INFO 0
Christopher Ferris05d08e92016-02-04 13:16:38 -0800300#define AMDGPU_GEM_OP_SET_PLACEMENT 1
301struct drm_amdgpu_gem_op {
Christopher Ferris106b3a82016-08-24 12:15:38 -0700302 __u32 handle;
303 __u32 op;
304 __u64 value;
Christopher Ferris05d08e92016-02-04 13:16:38 -0800305};
306#define AMDGPU_VA_OP_MAP 1
307#define AMDGPU_VA_OP_UNMAP 2
Christopher Ferris525ce912017-07-26 13:12:53 -0700308#define AMDGPU_VA_OP_CLEAR 3
309#define AMDGPU_VA_OP_REPLACE 4
Christopher Ferris05d08e92016-02-04 13:16:38 -0800310#define AMDGPU_VM_DELAY_UPDATE (1 << 0)
311#define AMDGPU_VM_PAGE_READABLE (1 << 1)
312#define AMDGPU_VM_PAGE_WRITEABLE (1 << 2)
313#define AMDGPU_VM_PAGE_EXECUTABLE (1 << 3)
Christopher Ferris525ce912017-07-26 13:12:53 -0700314#define AMDGPU_VM_PAGE_PRT (1 << 4)
315#define AMDGPU_VM_MTYPE_MASK (0xf << 5)
316#define AMDGPU_VM_MTYPE_DEFAULT (0 << 5)
317#define AMDGPU_VM_MTYPE_NC (1 << 5)
318#define AMDGPU_VM_MTYPE_WC (2 << 5)
319#define AMDGPU_VM_MTYPE_CC (3 << 5)
320#define AMDGPU_VM_MTYPE_UC (4 << 5)
Christopher Ferrisd32ca142020-02-04 16:16:51 -0800321#define AMDGPU_VM_MTYPE_RW (5 << 5)
Christopher Ferris05d08e92016-02-04 13:16:38 -0800322struct drm_amdgpu_gem_va {
Christopher Ferris106b3a82016-08-24 12:15:38 -0700323 __u32 handle;
Christopher Ferris106b3a82016-08-24 12:15:38 -0700324 __u32 _pad;
325 __u32 operation;
326 __u32 flags;
327 __u64 va_address;
Christopher Ferris106b3a82016-08-24 12:15:38 -0700328 __u64 offset_in_bo;
329 __u64 map_size;
Christopher Ferris05d08e92016-02-04 13:16:38 -0800330};
331#define AMDGPU_HW_IP_GFX 0
332#define AMDGPU_HW_IP_COMPUTE 1
333#define AMDGPU_HW_IP_DMA 2
Christopher Ferris05d08e92016-02-04 13:16:38 -0800334#define AMDGPU_HW_IP_UVD 3
335#define AMDGPU_HW_IP_VCE 4
Christopher Ferris525ce912017-07-26 13:12:53 -0700336#define AMDGPU_HW_IP_UVD_ENC 5
Christopher Ferris1308ad32017-11-14 17:32:13 -0800337#define AMDGPU_HW_IP_VCN_DEC 6
338#define AMDGPU_HW_IP_VCN_ENC 7
Christopher Ferris9ce28842018-10-25 12:11:39 -0700339#define AMDGPU_HW_IP_VCN_JPEG 8
340#define AMDGPU_HW_IP_NUM 9
Christopher Ferris05d08e92016-02-04 13:16:38 -0800341#define AMDGPU_HW_IP_INSTANCE_MAX_COUNT 1
Christopher Ferris05d08e92016-02-04 13:16:38 -0800342#define AMDGPU_CHUNK_ID_IB 0x01
343#define AMDGPU_CHUNK_ID_FENCE 0x02
344#define AMDGPU_CHUNK_ID_DEPENDENCIES 0x03
Christopher Ferris1308ad32017-11-14 17:32:13 -0800345#define AMDGPU_CHUNK_ID_SYNCOBJ_IN 0x04
346#define AMDGPU_CHUNK_ID_SYNCOBJ_OUT 0x05
Christopher Ferris9ce28842018-10-25 12:11:39 -0700347#define AMDGPU_CHUNK_ID_BO_HANDLES 0x06
Christopher Ferris24f97eb2019-05-20 12:58:13 -0700348#define AMDGPU_CHUNK_ID_SCHEDULED_DEPENDENCIES 0x07
Christopher Ferrisaeddbcf2019-07-08 12:45:46 -0700349#define AMDGPU_CHUNK_ID_SYNCOBJ_TIMELINE_WAIT 0x08
350#define AMDGPU_CHUNK_ID_SYNCOBJ_TIMELINE_SIGNAL 0x09
Christopher Ferris05d08e92016-02-04 13:16:38 -0800351struct drm_amdgpu_cs_chunk {
Christopher Ferris106b3a82016-08-24 12:15:38 -0700352 __u32 chunk_id;
353 __u32 length_dw;
Christopher Ferris106b3a82016-08-24 12:15:38 -0700354 __u64 chunk_data;
Christopher Ferris05d08e92016-02-04 13:16:38 -0800355};
Christopher Ferris05d08e92016-02-04 13:16:38 -0800356struct drm_amdgpu_cs_in {
Christopher Ferris106b3a82016-08-24 12:15:38 -0700357 __u32 ctx_id;
Christopher Ferris106b3a82016-08-24 12:15:38 -0700358 __u32 bo_list_handle;
359 __u32 num_chunks;
Christopher Ferris8177cdf2020-08-03 11:53:55 -0700360 __u32 flags;
Christopher Ferris106b3a82016-08-24 12:15:38 -0700361 __u64 chunks;
Christopher Ferris05d08e92016-02-04 13:16:38 -0800362};
363struct drm_amdgpu_cs_out {
Christopher Ferris106b3a82016-08-24 12:15:38 -0700364 __u64 handle;
Christopher Ferris05d08e92016-02-04 13:16:38 -0800365};
366union drm_amdgpu_cs {
367 struct drm_amdgpu_cs_in in;
Christopher Ferris05d08e92016-02-04 13:16:38 -0800368 struct drm_amdgpu_cs_out out;
369};
370#define AMDGPU_IB_FLAG_CE (1 << 0)
371#define AMDGPU_IB_FLAG_PREAMBLE (1 << 1)
Christopher Ferris525ce912017-07-26 13:12:53 -0700372#define AMDGPU_IB_FLAG_PREEMPT (1 << 2)
Christopher Ferris9ce28842018-10-25 12:11:39 -0700373#define AMDGPU_IB_FLAG_TC_WB_NOT_INVALIDATE (1 << 3)
Christopher Ferris24f97eb2019-05-20 12:58:13 -0700374#define AMDGPU_IB_FLAG_RESET_GDS_MAX_WAVE_ID (1 << 4)
Christopher Ferris8177cdf2020-08-03 11:53:55 -0700375#define AMDGPU_IB_FLAGS_SECURE (1 << 5)
376#define AMDGPU_IB_FLAG_EMIT_MEM_SYNC (1 << 6)
Christopher Ferris05d08e92016-02-04 13:16:38 -0800377struct drm_amdgpu_cs_chunk_ib {
Christopher Ferris106b3a82016-08-24 12:15:38 -0700378 __u32 _pad;
Christopher Ferris106b3a82016-08-24 12:15:38 -0700379 __u32 flags;
380 __u64 va_start;
381 __u32 ib_bytes;
382 __u32 ip_type;
Christopher Ferris106b3a82016-08-24 12:15:38 -0700383 __u32 ip_instance;
384 __u32 ring;
Christopher Ferris05d08e92016-02-04 13:16:38 -0800385};
386struct drm_amdgpu_cs_chunk_dep {
Christopher Ferris106b3a82016-08-24 12:15:38 -0700387 __u32 ip_type;
388 __u32 ip_instance;
389 __u32 ring;
390 __u32 ctx_id;
Christopher Ferris106b3a82016-08-24 12:15:38 -0700391 __u64 handle;
Christopher Ferris05d08e92016-02-04 13:16:38 -0800392};
Christopher Ferris05d08e92016-02-04 13:16:38 -0800393struct drm_amdgpu_cs_chunk_fence {
Christopher Ferris106b3a82016-08-24 12:15:38 -0700394 __u32 handle;
Christopher Ferris106b3a82016-08-24 12:15:38 -0700395 __u32 offset;
396};
Christopher Ferris1308ad32017-11-14 17:32:13 -0800397struct drm_amdgpu_cs_chunk_sem {
398 __u32 handle;
399};
Christopher Ferrisaeddbcf2019-07-08 12:45:46 -0700400struct drm_amdgpu_cs_chunk_syncobj {
401 __u32 handle;
402 __u32 flags;
403 __u64 point;
404};
Christopher Ferris934ec942018-01-31 15:29:16 -0800405#define AMDGPU_FENCE_TO_HANDLE_GET_SYNCOBJ 0
406#define AMDGPU_FENCE_TO_HANDLE_GET_SYNCOBJ_FD 1
407#define AMDGPU_FENCE_TO_HANDLE_GET_SYNC_FILE_FD 2
408union drm_amdgpu_fence_to_handle {
409 struct {
410 struct drm_amdgpu_fence fence;
411 __u32 what;
412 __u32 pad;
413 } in;
414 struct {
415 __u32 handle;
416 } out;
417};
Christopher Ferris05d08e92016-02-04 13:16:38 -0800418struct drm_amdgpu_cs_chunk_data {
419 union {
420 struct drm_amdgpu_cs_chunk_ib ib_data;
421 struct drm_amdgpu_cs_chunk_fence fence_data;
Christopher Ferris05d08e92016-02-04 13:16:38 -0800422 };
423};
424#define AMDGPU_IDS_FLAGS_FUSION 0x1
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800425#define AMDGPU_IDS_FLAGS_PREEMPTION 0x2
Christopher Ferris32ff3f82020-12-14 13:10:04 -0800426#define AMDGPU_IDS_FLAGS_TMZ 0x4
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800427#define AMDGPU_INFO_ACCEL_WORKING 0x00
Christopher Ferris05d08e92016-02-04 13:16:38 -0800428#define AMDGPU_INFO_CRTC_FROM_ID 0x01
429#define AMDGPU_INFO_HW_IP_INFO 0x02
430#define AMDGPU_INFO_HW_IP_COUNT 0x03
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800431#define AMDGPU_INFO_TIMESTAMP 0x05
Christopher Ferris05d08e92016-02-04 13:16:38 -0800432#define AMDGPU_INFO_FW_VERSION 0x0e
433#define AMDGPU_INFO_FW_VCE 0x1
434#define AMDGPU_INFO_FW_UVD 0x2
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800435#define AMDGPU_INFO_FW_GMC 0x03
Christopher Ferris05d08e92016-02-04 13:16:38 -0800436#define AMDGPU_INFO_FW_GFX_ME 0x04
437#define AMDGPU_INFO_FW_GFX_PFP 0x05
438#define AMDGPU_INFO_FW_GFX_CE 0x06
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800439#define AMDGPU_INFO_FW_GFX_RLC 0x07
Christopher Ferris05d08e92016-02-04 13:16:38 -0800440#define AMDGPU_INFO_FW_GFX_MEC 0x08
441#define AMDGPU_INFO_FW_SMC 0x0a
442#define AMDGPU_INFO_FW_SDMA 0x0b
Christopher Ferris525ce912017-07-26 13:12:53 -0700443#define AMDGPU_INFO_FW_SOS 0x0c
444#define AMDGPU_INFO_FW_ASD 0x0d
Christopher Ferris76a1d452018-06-27 14:12:29 -0700445#define AMDGPU_INFO_FW_VCN 0x0e
Christopher Ferris9ce28842018-10-25 12:11:39 -0700446#define AMDGPU_INFO_FW_GFX_RLC_RESTORE_LIST_CNTL 0x0f
447#define AMDGPU_INFO_FW_GFX_RLC_RESTORE_LIST_GPM_MEM 0x10
448#define AMDGPU_INFO_FW_GFX_RLC_RESTORE_LIST_SRM_MEM 0x11
Christopher Ferris86a48372019-01-10 14:14:59 -0800449#define AMDGPU_INFO_FW_DMCU 0x12
Christopher Ferrisaeddbcf2019-07-08 12:45:46 -0700450#define AMDGPU_INFO_FW_TA 0x13
Christopher Ferrisbb9fcb42020-04-06 11:38:04 -0700451#define AMDGPU_INFO_FW_DMCUB 0x14
Christopher Ferris05667cd2021-02-16 16:01:34 -0800452#define AMDGPU_INFO_FW_TOC 0x15
Christopher Ferris5d367962022-05-25 13:36:15 -0700453#define AMDGPU_INFO_FW_CAP 0x16
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800454#define AMDGPU_INFO_NUM_BYTES_MOVED 0x0f
Christopher Ferris05d08e92016-02-04 13:16:38 -0800455#define AMDGPU_INFO_VRAM_USAGE 0x10
456#define AMDGPU_INFO_GTT_USAGE 0x11
457#define AMDGPU_INFO_GDS_CONFIG 0x13
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800458#define AMDGPU_INFO_VRAM_GTT 0x14
Christopher Ferris05d08e92016-02-04 13:16:38 -0800459#define AMDGPU_INFO_READ_MMR_REG 0x15
460#define AMDGPU_INFO_DEV_INFO 0x16
461#define AMDGPU_INFO_VIS_VRAM_USAGE 0x17
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800462#define AMDGPU_INFO_NUM_EVICTIONS 0x18
463#define AMDGPU_INFO_MEMORY 0x19
464#define AMDGPU_INFO_VCE_CLOCK_TABLE 0x1A
465#define AMDGPU_INFO_VBIOS 0x1B
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800466#define AMDGPU_INFO_VBIOS_SIZE 0x1
467#define AMDGPU_INFO_VBIOS_IMAGE 0x2
Christopher Ferris3a39c0b2021-09-02 00:03:38 +0000468#define AMDGPU_INFO_VBIOS_INFO 0x3
Christopher Ferris525ce912017-07-26 13:12:53 -0700469#define AMDGPU_INFO_NUM_HANDLES 0x1C
470#define AMDGPU_INFO_SENSOR 0x1D
471#define AMDGPU_INFO_SENSOR_GFX_SCLK 0x1
472#define AMDGPU_INFO_SENSOR_GFX_MCLK 0x2
473#define AMDGPU_INFO_SENSOR_GPU_TEMP 0x3
474#define AMDGPU_INFO_SENSOR_GPU_LOAD 0x4
475#define AMDGPU_INFO_SENSOR_GPU_AVG_POWER 0x5
476#define AMDGPU_INFO_SENSOR_VDDNB 0x6
477#define AMDGPU_INFO_SENSOR_VDDGFX 0x7
Christopher Ferris76a1d452018-06-27 14:12:29 -0700478#define AMDGPU_INFO_SENSOR_STABLE_PSTATE_GFX_SCLK 0x8
479#define AMDGPU_INFO_SENSOR_STABLE_PSTATE_GFX_MCLK 0x9
Christopher Ferris1308ad32017-11-14 17:32:13 -0800480#define AMDGPU_INFO_NUM_VRAM_CPU_PAGE_FAULTS 0x1E
Christopher Ferris934ec942018-01-31 15:29:16 -0800481#define AMDGPU_INFO_VRAM_LOST_COUNTER 0x1F
Christopher Ferrisaeddbcf2019-07-08 12:45:46 -0700482#define AMDGPU_INFO_RAS_ENABLED_FEATURES 0x20
483#define AMDGPU_INFO_RAS_ENABLED_UMC (1 << 0)
484#define AMDGPU_INFO_RAS_ENABLED_SDMA (1 << 1)
485#define AMDGPU_INFO_RAS_ENABLED_GFX (1 << 2)
486#define AMDGPU_INFO_RAS_ENABLED_MMHUB (1 << 3)
487#define AMDGPU_INFO_RAS_ENABLED_ATHUB (1 << 4)
488#define AMDGPU_INFO_RAS_ENABLED_PCIE (1 << 5)
489#define AMDGPU_INFO_RAS_ENABLED_HDP (1 << 6)
490#define AMDGPU_INFO_RAS_ENABLED_XGMI (1 << 7)
491#define AMDGPU_INFO_RAS_ENABLED_DF (1 << 8)
492#define AMDGPU_INFO_RAS_ENABLED_SMN (1 << 9)
493#define AMDGPU_INFO_RAS_ENABLED_SEM (1 << 10)
494#define AMDGPU_INFO_RAS_ENABLED_MP0 (1 << 11)
495#define AMDGPU_INFO_RAS_ENABLED_MP1 (1 << 12)
496#define AMDGPU_INFO_RAS_ENABLED_FUSE (1 << 13)
Christopher Ferrisa4792612022-01-10 13:51:15 -0800497#define AMDGPU_INFO_VIDEO_CAPS 0x21
498#define AMDGPU_INFO_VIDEO_CAPS_DECODE 0
499#define AMDGPU_INFO_VIDEO_CAPS_ENCODE 1
Christopher Ferris05d08e92016-02-04 13:16:38 -0800500#define AMDGPU_INFO_MMR_SE_INDEX_SHIFT 0
Christopher Ferris05d08e92016-02-04 13:16:38 -0800501#define AMDGPU_INFO_MMR_SE_INDEX_MASK 0xff
502#define AMDGPU_INFO_MMR_SH_INDEX_SHIFT 8
503#define AMDGPU_INFO_MMR_SH_INDEX_MASK 0xff
Christopher Ferris49f525c2016-12-12 14:55:36 -0800504struct drm_amdgpu_query_fw {
505 __u32 fw_type;
506 __u32 ip_instance;
Christopher Ferris49f525c2016-12-12 14:55:36 -0800507 __u32 index;
508 __u32 _pad;
509};
Christopher Ferris05d08e92016-02-04 13:16:38 -0800510struct drm_amdgpu_info {
Christopher Ferris106b3a82016-08-24 12:15:38 -0700511 __u64 return_pointer;
512 __u32 return_size;
Christopher Ferris106b3a82016-08-24 12:15:38 -0700513 __u32 query;
Christopher Ferris05d08e92016-02-04 13:16:38 -0800514 union {
Christopher Ferris05d08e92016-02-04 13:16:38 -0800515 struct {
Christopher Ferris106b3a82016-08-24 12:15:38 -0700516 __u32 id;
Christopher Ferris106b3a82016-08-24 12:15:38 -0700517 __u32 _pad;
Christopher Ferris05d08e92016-02-04 13:16:38 -0800518 } mode_crtc;
Christopher Ferris05d08e92016-02-04 13:16:38 -0800519 struct {
Christopher Ferris106b3a82016-08-24 12:15:38 -0700520 __u32 type;
Christopher Ferris106b3a82016-08-24 12:15:38 -0700521 __u32 ip_instance;
Christopher Ferris05d08e92016-02-04 13:16:38 -0800522 } query_hw_ip;
Christopher Ferris05d08e92016-02-04 13:16:38 -0800523 struct {
Christopher Ferris106b3a82016-08-24 12:15:38 -0700524 __u32 dword_offset;
Christopher Ferris106b3a82016-08-24 12:15:38 -0700525 __u32 count;
526 __u32 instance;
527 __u32 flags;
Christopher Ferris05d08e92016-02-04 13:16:38 -0800528 } read_mmr_reg;
Christopher Ferris49f525c2016-12-12 14:55:36 -0800529 struct drm_amdgpu_query_fw query_fw;
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800530 struct {
531 __u32 type;
532 __u32 offset;
533 } vbios_info;
Christopher Ferris525ce912017-07-26 13:12:53 -0700534 struct {
535 __u32 type;
536 } sensor_info;
Christopher Ferrisfcc3b4f2021-07-01 01:30:21 +0000537 struct {
538 __u32 type;
539 } video_cap;
Christopher Ferris05d08e92016-02-04 13:16:38 -0800540 };
Christopher Ferris49f525c2016-12-12 14:55:36 -0800541};
Christopher Ferris05d08e92016-02-04 13:16:38 -0800542struct drm_amdgpu_info_gds {
Christopher Ferris106b3a82016-08-24 12:15:38 -0700543 __u32 gds_gfx_partition_size;
544 __u32 compute_partition_size;
Christopher Ferris49f525c2016-12-12 14:55:36 -0800545 __u32 gds_total_size;
Christopher Ferris106b3a82016-08-24 12:15:38 -0700546 __u32 gws_per_gfx_partition;
547 __u32 gws_per_compute_partition;
548 __u32 oa_per_gfx_partition;
Christopher Ferris49f525c2016-12-12 14:55:36 -0800549 __u32 oa_per_compute_partition;
Christopher Ferris106b3a82016-08-24 12:15:38 -0700550 __u32 _pad;
Christopher Ferris05d08e92016-02-04 13:16:38 -0800551};
Christopher Ferris05d08e92016-02-04 13:16:38 -0800552struct drm_amdgpu_info_vram_gtt {
Christopher Ferris49f525c2016-12-12 14:55:36 -0800553 __u64 vram_size;
Christopher Ferris106b3a82016-08-24 12:15:38 -0700554 __u64 vram_cpu_accessible_size;
555 __u64 gtt_size;
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800556};
557struct drm_amdgpu_heap_info {
558 __u64 total_heap_size;
559 __u64 usable_heap_size;
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800560 __u64 heap_usage;
561 __u64 max_allocation;
562};
563struct drm_amdgpu_memory_info {
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800564 struct drm_amdgpu_heap_info vram;
565 struct drm_amdgpu_heap_info cpu_accessible_vram;
566 struct drm_amdgpu_heap_info gtt;
567};
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800568struct drm_amdgpu_info_firmware {
Christopher Ferris106b3a82016-08-24 12:15:38 -0700569 __u32 ver;
570 __u32 feature;
Christopher Ferris05d08e92016-02-04 13:16:38 -0800571};
Christopher Ferris3a39c0b2021-09-02 00:03:38 +0000572struct drm_amdgpu_info_vbios {
573 __u8 name[64];
574 __u8 vbios_pn[64];
575 __u32 version;
576 __u32 pad;
577 __u8 vbios_ver_str[32];
578 __u8 date[32];
579};
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800580#define AMDGPU_VRAM_TYPE_UNKNOWN 0
Christopher Ferris05d08e92016-02-04 13:16:38 -0800581#define AMDGPU_VRAM_TYPE_GDDR1 1
582#define AMDGPU_VRAM_TYPE_DDR2 2
Christopher Ferris05d08e92016-02-04 13:16:38 -0800583#define AMDGPU_VRAM_TYPE_GDDR3 3
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800584#define AMDGPU_VRAM_TYPE_GDDR4 4
Christopher Ferris05d08e92016-02-04 13:16:38 -0800585#define AMDGPU_VRAM_TYPE_GDDR5 5
586#define AMDGPU_VRAM_TYPE_HBM 6
Christopher Ferris05d08e92016-02-04 13:16:38 -0800587#define AMDGPU_VRAM_TYPE_DDR3 7
Christopher Ferris76a1d452018-06-27 14:12:29 -0700588#define AMDGPU_VRAM_TYPE_DDR4 8
Christopher Ferrisb8a95e22019-10-02 18:29:20 -0700589#define AMDGPU_VRAM_TYPE_GDDR6 9
Christopher Ferris05667cd2021-02-16 16:01:34 -0800590#define AMDGPU_VRAM_TYPE_DDR5 10
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800591struct drm_amdgpu_info_device {
Christopher Ferris106b3a82016-08-24 12:15:38 -0700592 __u32 device_id;
593 __u32 chip_rev;
594 __u32 external_rev;
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800595 __u32 pci_rev;
Christopher Ferris106b3a82016-08-24 12:15:38 -0700596 __u32 family;
597 __u32 num_shader_engines;
598 __u32 num_shader_arrays_per_engine;
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800599 __u32 gpu_counter_freq;
Christopher Ferris106b3a82016-08-24 12:15:38 -0700600 __u64 max_engine_clock;
601 __u64 max_memory_clock;
602 __u32 cu_active_number;
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800603 __u32 cu_ao_mask;
Christopher Ferris106b3a82016-08-24 12:15:38 -0700604 __u32 cu_bitmap[4][4];
605 __u32 enabled_rb_pipes_mask;
606 __u32 num_rb_pipes;
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800607 __u32 num_hw_gfx_contexts;
Christopher Ferris106b3a82016-08-24 12:15:38 -0700608 __u32 _pad;
609 __u64 ids_flags;
610 __u64 virtual_address_offset;
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800611 __u64 virtual_address_max;
Christopher Ferris106b3a82016-08-24 12:15:38 -0700612 __u32 virtual_address_alignment;
613 __u32 pte_fragment_size;
614 __u32 gart_page_size;
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800615 __u32 ce_ram_size;
Christopher Ferris106b3a82016-08-24 12:15:38 -0700616 __u32 vram_type;
617 __u32 vram_bit_width;
618 __u32 vce_harvest_config;
Christopher Ferris525ce912017-07-26 13:12:53 -0700619 __u32 gc_double_offchip_lds_buf;
620 __u64 prim_buf_gpu_addr;
621 __u64 pos_buf_gpu_addr;
622 __u64 cntl_sb_buf_gpu_addr;
623 __u64 param_buf_gpu_addr;
624 __u32 prim_buf_size;
625 __u32 pos_buf_size;
626 __u32 cntl_sb_buf_size;
627 __u32 param_buf_size;
628 __u32 wave_front_size;
629 __u32 num_shader_visible_vgprs;
630 __u32 num_cu_per_sh;
631 __u32 num_tcc_blocks;
632 __u32 gs_vgt_table_depth;
633 __u32 gs_prim_buffer_depth;
634 __u32 max_gs_waves_per_vgt;
635 __u32 _pad1;
Christopher Ferris1308ad32017-11-14 17:32:13 -0800636 __u32 cu_ao_bitmap[4][4];
Christopher Ferris76a1d452018-06-27 14:12:29 -0700637 __u64 high_va_offset;
638 __u64 high_va_max;
Christopher Ferrisb8a95e22019-10-02 18:29:20 -0700639 __u32 pa_sc_tile_steering_override;
Christopher Ferris9584fa42019-12-09 15:36:13 -0800640 __u64 tcc_disabled_mask;
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800641};
Christopher Ferris05d08e92016-02-04 13:16:38 -0800642struct drm_amdgpu_info_hw_ip {
Christopher Ferris106b3a82016-08-24 12:15:38 -0700643 __u32 hw_ip_version_major;
644 __u32 hw_ip_version_minor;
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800645 __u64 capabilities_flags;
Christopher Ferris106b3a82016-08-24 12:15:38 -0700646 __u32 ib_start_alignment;
647 __u32 ib_size_alignment;
648 __u32 available_rings;
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800649 __u32 _pad;
650};
Christopher Ferris525ce912017-07-26 13:12:53 -0700651struct drm_amdgpu_info_num_handles {
652 __u32 uvd_max_handles;
653 __u32 uvd_used_handles;
654};
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800655#define AMDGPU_VCE_CLOCK_TABLE_ENTRIES 6
656struct drm_amdgpu_info_vce_clock_table_entry {
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800657 __u32 sclk;
658 __u32 mclk;
659 __u32 eclk;
660 __u32 pad;
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800661};
662struct drm_amdgpu_info_vce_clock_table {
663 struct drm_amdgpu_info_vce_clock_table_entry entries[AMDGPU_VCE_CLOCK_TABLE_ENTRIES];
664 __u32 num_valid_entries;
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800665 __u32 pad;
Christopher Ferris05d08e92016-02-04 13:16:38 -0800666};
Christopher Ferrisfcc3b4f2021-07-01 01:30:21 +0000667#define AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_MPEG2 0
668#define AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_MPEG4 1
669#define AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_VC1 2
670#define AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_MPEG4_AVC 3
671#define AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_HEVC 4
672#define AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_JPEG 5
673#define AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_VP9 6
674#define AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_AV1 7
675#define AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_COUNT 8
676struct drm_amdgpu_info_video_codec_info {
677 __u32 valid;
678 __u32 max_width;
679 __u32 max_height;
680 __u32 max_pixels_per_frame;
681 __u32 max_level;
682 __u32 pad;
683};
684struct drm_amdgpu_info_video_caps {
685 struct drm_amdgpu_info_video_codec_info codec_info[AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_COUNT];
686};
Christopher Ferris05d08e92016-02-04 13:16:38 -0800687#define AMDGPU_FAMILY_UNKNOWN 0
Christopher Ferris6a9755d2017-01-13 14:09:31 -0800688#define AMDGPU_FAMILY_SI 110
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800689#define AMDGPU_FAMILY_CI 120
Christopher Ferris49f525c2016-12-12 14:55:36 -0800690#define AMDGPU_FAMILY_KV 125
Christopher Ferris05d08e92016-02-04 13:16:38 -0800691#define AMDGPU_FAMILY_VI 130
692#define AMDGPU_FAMILY_CZ 135
Christopher Ferris525ce912017-07-26 13:12:53 -0700693#define AMDGPU_FAMILY_AI 141
Christopher Ferris1308ad32017-11-14 17:32:13 -0800694#define AMDGPU_FAMILY_RV 142
Christopher Ferrisb8a95e22019-10-02 18:29:20 -0700695#define AMDGPU_FAMILY_NV 143
Christopher Ferris05667cd2021-02-16 16:01:34 -0800696#define AMDGPU_FAMILY_VGH 144
Christopher Ferris3a39c0b2021-09-02 00:03:38 +0000697#define AMDGPU_FAMILY_YC 146
Christopher Ferris5d367962022-05-25 13:36:15 -0700698#define AMDGPU_FAMILY_GC_10_3_6 149
699#define AMDGPU_FAMILY_GC_10_3_7 151
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800700#ifdef __cplusplus
Christopher Ferris48fe0ae2019-01-10 15:59:33 -0800701}
Christopher Ferris05d08e92016-02-04 13:16:38 -0800702#endif
Christopher Ferris49f525c2016-12-12 14:55:36 -0800703#endif