blob: 8f45904cb7181a261eb00a563b2147fe121d2678 [file] [log] [blame]
Elliott Hughes180edef2023-11-02 00:08:05 +00001/*
2 * This file is auto-generated. Modifications will be lost.
3 *
4 * See https://android.googlesource.com/platform/bionic/+/master/libc/kernel/
5 * for more information.
6 */
Ben Cheng655a7c02013-10-16 16:09:24 -07007#ifndef __RADEON_DRM_H__
8#define __RADEON_DRM_H__
Christopher Ferris05d08e92016-02-04 13:16:38 -08009#include "drm.h"
Christopher Ferris106b3a82016-08-24 12:15:38 -070010#ifdef __cplusplus
Christopher Ferris48fe0ae2019-01-10 15:59:33 -080011extern "C" {
Christopher Ferris106b3a82016-08-24 12:15:38 -070012#endif
13#ifndef __RADEON_SAREA_DEFINES__
Ben Cheng655a7c02013-10-16 16:09:24 -070014#define __RADEON_SAREA_DEFINES__
15#define RADEON_UPLOAD_CONTEXT 0x00000001
16#define RADEON_UPLOAD_VERTFMT 0x00000002
17#define RADEON_UPLOAD_LINE 0x00000004
Ben Cheng655a7c02013-10-16 16:09:24 -070018#define RADEON_UPLOAD_BUMPMAP 0x00000008
19#define RADEON_UPLOAD_MASKS 0x00000010
20#define RADEON_UPLOAD_VIEWPORT 0x00000020
21#define RADEON_UPLOAD_SETUP 0x00000040
Ben Cheng655a7c02013-10-16 16:09:24 -070022#define RADEON_UPLOAD_TCL 0x00000080
23#define RADEON_UPLOAD_MISC 0x00000100
24#define RADEON_UPLOAD_TEX0 0x00000200
25#define RADEON_UPLOAD_TEX1 0x00000400
Ben Cheng655a7c02013-10-16 16:09:24 -070026#define RADEON_UPLOAD_TEX2 0x00000800
27#define RADEON_UPLOAD_TEX0IMAGES 0x00001000
28#define RADEON_UPLOAD_TEX1IMAGES 0x00002000
29#define RADEON_UPLOAD_TEX2IMAGES 0x00004000
Ben Cheng655a7c02013-10-16 16:09:24 -070030#define RADEON_UPLOAD_CLIPRECTS 0x00008000
31#define RADEON_REQUIRE_QUIESCENCE 0x00010000
32#define RADEON_UPLOAD_ZBIAS 0x00020000
33#define RADEON_UPLOAD_ALL 0x003effff
Ben Cheng655a7c02013-10-16 16:09:24 -070034#define RADEON_UPLOAD_CONTEXT_ALL 0x003e01ff
35#define RADEON_EMIT_PP_MISC 0
36#define RADEON_EMIT_PP_CNTL 1
37#define RADEON_EMIT_RB3D_COLORPITCH 2
Ben Cheng655a7c02013-10-16 16:09:24 -070038#define RADEON_EMIT_RE_LINE_PATTERN 3
39#define RADEON_EMIT_SE_LINE_WIDTH 4
40#define RADEON_EMIT_PP_LUM_MATRIX 5
41#define RADEON_EMIT_PP_ROT_MATRIX_0 6
Ben Cheng655a7c02013-10-16 16:09:24 -070042#define RADEON_EMIT_RB3D_STENCILREFMASK 7
43#define RADEON_EMIT_SE_VPORT_XSCALE 8
44#define RADEON_EMIT_SE_CNTL 9
45#define RADEON_EMIT_SE_CNTL_STATUS 10
Ben Cheng655a7c02013-10-16 16:09:24 -070046#define RADEON_EMIT_RE_MISC 11
47#define RADEON_EMIT_PP_TXFILTER_0 12
48#define RADEON_EMIT_PP_BORDER_COLOR_0 13
49#define RADEON_EMIT_PP_TXFILTER_1 14
Ben Cheng655a7c02013-10-16 16:09:24 -070050#define RADEON_EMIT_PP_BORDER_COLOR_1 15
51#define RADEON_EMIT_PP_TXFILTER_2 16
52#define RADEON_EMIT_PP_BORDER_COLOR_2 17
53#define RADEON_EMIT_SE_ZBIAS_FACTOR 18
Ben Cheng655a7c02013-10-16 16:09:24 -070054#define RADEON_EMIT_SE_TCL_OUTPUT_VTX_FMT 19
55#define RADEON_EMIT_SE_TCL_MATERIAL_EMMISSIVE_RED 20
56#define R200_EMIT_PP_TXCBLEND_0 21
57#define R200_EMIT_PP_TXCBLEND_1 22
Ben Cheng655a7c02013-10-16 16:09:24 -070058#define R200_EMIT_PP_TXCBLEND_2 23
59#define R200_EMIT_PP_TXCBLEND_3 24
60#define R200_EMIT_PP_TXCBLEND_4 25
61#define R200_EMIT_PP_TXCBLEND_5 26
Ben Cheng655a7c02013-10-16 16:09:24 -070062#define R200_EMIT_PP_TXCBLEND_6 27
63#define R200_EMIT_PP_TXCBLEND_7 28
64#define R200_EMIT_TCL_LIGHT_MODEL_CTL_0 29
65#define R200_EMIT_TFACTOR_0 30
Ben Cheng655a7c02013-10-16 16:09:24 -070066#define R200_EMIT_VTX_FMT_0 31
67#define R200_EMIT_VAP_CTL 32
68#define R200_EMIT_MATRIX_SELECT_0 33
69#define R200_EMIT_TEX_PROC_CTL_2 34
Ben Cheng655a7c02013-10-16 16:09:24 -070070#define R200_EMIT_TCL_UCP_VERT_BLEND_CTL 35
71#define R200_EMIT_PP_TXFILTER_0 36
72#define R200_EMIT_PP_TXFILTER_1 37
73#define R200_EMIT_PP_TXFILTER_2 38
Ben Cheng655a7c02013-10-16 16:09:24 -070074#define R200_EMIT_PP_TXFILTER_3 39
75#define R200_EMIT_PP_TXFILTER_4 40
76#define R200_EMIT_PP_TXFILTER_5 41
77#define R200_EMIT_PP_TXOFFSET_0 42
Ben Cheng655a7c02013-10-16 16:09:24 -070078#define R200_EMIT_PP_TXOFFSET_1 43
79#define R200_EMIT_PP_TXOFFSET_2 44
80#define R200_EMIT_PP_TXOFFSET_3 45
81#define R200_EMIT_PP_TXOFFSET_4 46
Ben Cheng655a7c02013-10-16 16:09:24 -070082#define R200_EMIT_PP_TXOFFSET_5 47
83#define R200_EMIT_VTE_CNTL 48
84#define R200_EMIT_OUTPUT_VTX_COMP_SEL 49
85#define R200_EMIT_PP_TAM_DEBUG3 50
Ben Cheng655a7c02013-10-16 16:09:24 -070086#define R200_EMIT_PP_CNTL_X 51
87#define R200_EMIT_RB3D_DEPTHXY_OFFSET 52
88#define R200_EMIT_RE_AUX_SCISSOR_CNTL 53
89#define R200_EMIT_RE_SCISSOR_TL_0 54
Ben Cheng655a7c02013-10-16 16:09:24 -070090#define R200_EMIT_RE_SCISSOR_TL_1 55
91#define R200_EMIT_RE_SCISSOR_TL_2 56
92#define R200_EMIT_SE_VAP_CNTL_STATUS 57
93#define R200_EMIT_SE_VTX_STATE_CNTL 58
Ben Cheng655a7c02013-10-16 16:09:24 -070094#define R200_EMIT_RE_POINTSIZE 59
95#define R200_EMIT_TCL_INPUT_VTX_VECTOR_ADDR_0 60
96#define R200_EMIT_PP_CUBIC_FACES_0 61
97#define R200_EMIT_PP_CUBIC_OFFSETS_0 62
Ben Cheng655a7c02013-10-16 16:09:24 -070098#define R200_EMIT_PP_CUBIC_FACES_1 63
99#define R200_EMIT_PP_CUBIC_OFFSETS_1 64
100#define R200_EMIT_PP_CUBIC_FACES_2 65
101#define R200_EMIT_PP_CUBIC_OFFSETS_2 66
Ben Cheng655a7c02013-10-16 16:09:24 -0700102#define R200_EMIT_PP_CUBIC_FACES_3 67
103#define R200_EMIT_PP_CUBIC_OFFSETS_3 68
104#define R200_EMIT_PP_CUBIC_FACES_4 69
105#define R200_EMIT_PP_CUBIC_OFFSETS_4 70
Ben Cheng655a7c02013-10-16 16:09:24 -0700106#define R200_EMIT_PP_CUBIC_FACES_5 71
107#define R200_EMIT_PP_CUBIC_OFFSETS_5 72
108#define RADEON_EMIT_PP_TEX_SIZE_0 73
109#define RADEON_EMIT_PP_TEX_SIZE_1 74
Ben Cheng655a7c02013-10-16 16:09:24 -0700110#define RADEON_EMIT_PP_TEX_SIZE_2 75
111#define R200_EMIT_RB3D_BLENDCOLOR 76
112#define R200_EMIT_TCL_POINT_SPRITE_CNTL 77
113#define RADEON_EMIT_PP_CUBIC_FACES_0 78
Ben Cheng655a7c02013-10-16 16:09:24 -0700114#define RADEON_EMIT_PP_CUBIC_OFFSETS_T0 79
115#define RADEON_EMIT_PP_CUBIC_FACES_1 80
116#define RADEON_EMIT_PP_CUBIC_OFFSETS_T1 81
117#define RADEON_EMIT_PP_CUBIC_FACES_2 82
Ben Cheng655a7c02013-10-16 16:09:24 -0700118#define RADEON_EMIT_PP_CUBIC_OFFSETS_T2 83
119#define R200_EMIT_PP_TRI_PERF_CNTL 84
120#define R200_EMIT_PP_AFS_0 85
121#define R200_EMIT_PP_AFS_1 86
Ben Cheng655a7c02013-10-16 16:09:24 -0700122#define R200_EMIT_ATF_TFACTOR 87
123#define R200_EMIT_PP_TXCTLALL_0 88
124#define R200_EMIT_PP_TXCTLALL_1 89
125#define R200_EMIT_PP_TXCTLALL_2 90
Ben Cheng655a7c02013-10-16 16:09:24 -0700126#define R200_EMIT_PP_TXCTLALL_3 91
127#define R200_EMIT_PP_TXCTLALL_4 92
128#define R200_EMIT_PP_TXCTLALL_5 93
129#define R200_EMIT_VAP_PVS_CNTL 94
Ben Cheng655a7c02013-10-16 16:09:24 -0700130#define RADEON_MAX_STATE_PACKETS 95
131#define RADEON_CMD_PACKET 1
132#define RADEON_CMD_SCALARS 2
133#define RADEON_CMD_VECTORS 3
Ben Cheng655a7c02013-10-16 16:09:24 -0700134#define RADEON_CMD_DMA_DISCARD 4
135#define RADEON_CMD_PACKET3 5
136#define RADEON_CMD_PACKET3_CLIP 6
137#define RADEON_CMD_SCALARS2 7
Ben Cheng655a7c02013-10-16 16:09:24 -0700138#define RADEON_CMD_WAIT 8
139#define RADEON_CMD_VECLINEAR 9
140typedef union {
Tao Baod7db5942015-01-28 10:07:51 -0800141 int i;
Tao Baod7db5942015-01-28 10:07:51 -0800142 struct {
143 unsigned char cmd_type, pad0, pad1, pad2;
144 } header;
145 struct {
Tao Baod7db5942015-01-28 10:07:51 -0800146 unsigned char cmd_type, packet_id, pad0, pad1;
147 } packet;
148 struct {
149 unsigned char cmd_type, offset, stride, count;
Tao Baod7db5942015-01-28 10:07:51 -0800150 } scalars;
151 struct {
152 unsigned char cmd_type, offset, stride, count;
153 } vectors;
Tao Baod7db5942015-01-28 10:07:51 -0800154 struct {
155 unsigned char cmd_type, addr_lo, addr_hi, count;
156 } veclinear;
157 struct {
Tao Baod7db5942015-01-28 10:07:51 -0800158 unsigned char cmd_type, buf_idx, pad0, pad1;
159 } dma;
160 struct {
161 unsigned char cmd_type, flags, pad0, pad1;
Tao Baod7db5942015-01-28 10:07:51 -0800162 } wait;
Ben Cheng655a7c02013-10-16 16:09:24 -0700163} drm_radeon_cmd_header_t;
164#define RADEON_WAIT_2D 0x1
165#define RADEON_WAIT_3D 0x2
Ben Cheng655a7c02013-10-16 16:09:24 -0700166#define R300_CMD_PACKET3_CLEAR 0
167#define R300_CMD_PACKET3_RAW 1
168#define R300_CMD_PACKET0 1
169#define R300_CMD_VPU 2
Ben Cheng655a7c02013-10-16 16:09:24 -0700170#define R300_CMD_PACKET3 3
171#define R300_CMD_END3D 4
172#define R300_CMD_CP_DELAY 5
173#define R300_CMD_DMA_DISCARD 6
Ben Cheng655a7c02013-10-16 16:09:24 -0700174#define R300_CMD_WAIT 7
175#define R300_WAIT_2D 0x1
176#define R300_WAIT_3D 0x2
177#define R300_WAIT_2D_CLEAN 0x3
Ben Cheng655a7c02013-10-16 16:09:24 -0700178#define R300_WAIT_3D_CLEAN 0x4
179#define R300_NEW_WAIT_2D_3D 0x3
180#define R300_NEW_WAIT_2D_2D_CLEAN 0x4
181#define R300_NEW_WAIT_3D_3D_CLEAN 0x6
Ben Cheng655a7c02013-10-16 16:09:24 -0700182#define R300_NEW_WAIT_2D_2D_CLEAN_3D_3D_CLEAN 0x8
183#define R300_CMD_SCRATCH 8
184#define R300_CMD_R500FP 9
185typedef union {
Tao Baod7db5942015-01-28 10:07:51 -0800186 unsigned int u;
187 struct {
188 unsigned char cmd_type, pad0, pad1, pad2;
189 } header;
Tao Baod7db5942015-01-28 10:07:51 -0800190 struct {
191 unsigned char cmd_type, count, reglo, reghi;
192 } packet0;
193 struct {
Tao Baod7db5942015-01-28 10:07:51 -0800194 unsigned char cmd_type, count, adrlo, adrhi;
195 } vpu;
196 struct {
197 unsigned char cmd_type, packet, pad0, pad1;
Tao Baod7db5942015-01-28 10:07:51 -0800198 } packet3;
199 struct {
200 unsigned char cmd_type, packet;
201 unsigned short count;
Tao Baod7db5942015-01-28 10:07:51 -0800202 } delay;
203 struct {
204 unsigned char cmd_type, buf_idx, pad0, pad1;
205 } dma;
Tao Baod7db5942015-01-28 10:07:51 -0800206 struct {
207 unsigned char cmd_type, flags, pad0, pad1;
208 } wait;
209 struct {
Tao Baod7db5942015-01-28 10:07:51 -0800210 unsigned char cmd_type, reg, n_bufs, flags;
211 } scratch;
212 struct {
213 unsigned char cmd_type, count, adrlo, adrhi_flags;
Tao Baod7db5942015-01-28 10:07:51 -0800214 } r500fp;
Ben Cheng655a7c02013-10-16 16:09:24 -0700215} drm_r300_cmd_header_t;
216#define RADEON_FRONT 0x1
217#define RADEON_BACK 0x2
Ben Cheng655a7c02013-10-16 16:09:24 -0700218#define RADEON_DEPTH 0x4
219#define RADEON_STENCIL 0x8
220#define RADEON_CLEAR_FASTZ 0x80000000
221#define RADEON_USE_HIERZ 0x40000000
Ben Cheng655a7c02013-10-16 16:09:24 -0700222#define RADEON_USE_COMP_ZBUF 0x20000000
223#define R500FP_CONSTANT_TYPE (1 << 1)
224#define R500FP_CONSTANT_CLAMP (1 << 2)
225#define RADEON_POINTS 0x1
Ben Cheng655a7c02013-10-16 16:09:24 -0700226#define RADEON_LINES 0x2
227#define RADEON_LINE_STRIP 0x3
228#define RADEON_TRIANGLES 0x4
229#define RADEON_TRIANGLE_FAN 0x5
Ben Cheng655a7c02013-10-16 16:09:24 -0700230#define RADEON_TRIANGLE_STRIP 0x6
231#define RADEON_BUFFER_SIZE 65536
232#define RADEON_INDEX_PRIM_OFFSET 20
233#define RADEON_SCRATCH_REG_OFFSET 32
Ben Cheng655a7c02013-10-16 16:09:24 -0700234#define R600_SCRATCH_REG_OFFSET 256
235#define RADEON_NR_SAREA_CLIPRECTS 12
236#define RADEON_LOCAL_TEX_HEAP 0
237#define RADEON_GART_TEX_HEAP 1
Ben Cheng655a7c02013-10-16 16:09:24 -0700238#define RADEON_NR_TEX_HEAPS 2
239#define RADEON_NR_TEX_REGIONS 64
240#define RADEON_LOG_TEX_GRANULARITY 16
241#define RADEON_MAX_TEXTURE_LEVELS 12
Ben Cheng655a7c02013-10-16 16:09:24 -0700242#define RADEON_MAX_TEXTURE_UNITS 3
243#define RADEON_MAX_SURFACES 8
244#define RADEON_OFFSET_SHIFT 10
245#define RADEON_OFFSET_ALIGN (1 << RADEON_OFFSET_SHIFT)
Ben Cheng655a7c02013-10-16 16:09:24 -0700246#define RADEON_OFFSET_MASK (RADEON_OFFSET_ALIGN - 1)
247#endif
248typedef struct {
Tao Baod7db5942015-01-28 10:07:51 -0800249 unsigned int red;
Tao Baod7db5942015-01-28 10:07:51 -0800250 unsigned int green;
251 unsigned int blue;
252 unsigned int alpha;
Ben Cheng655a7c02013-10-16 16:09:24 -0700253} radeon_color_regs_t;
Ben Cheng655a7c02013-10-16 16:09:24 -0700254typedef struct {
Tao Baod7db5942015-01-28 10:07:51 -0800255 unsigned int pp_misc;
256 unsigned int pp_fog_color;
257 unsigned int re_solid_color;
Tao Baod7db5942015-01-28 10:07:51 -0800258 unsigned int rb3d_blendcntl;
259 unsigned int rb3d_depthoffset;
260 unsigned int rb3d_depthpitch;
261 unsigned int rb3d_zstencilcntl;
Tao Baod7db5942015-01-28 10:07:51 -0800262 unsigned int pp_cntl;
263 unsigned int rb3d_cntl;
264 unsigned int rb3d_coloroffset;
265 unsigned int re_width_height;
Tao Baod7db5942015-01-28 10:07:51 -0800266 unsigned int rb3d_colorpitch;
267 unsigned int se_cntl;
268 unsigned int se_coord_fmt;
269 unsigned int re_line_pattern;
Tao Baod7db5942015-01-28 10:07:51 -0800270 unsigned int re_line_state;
271 unsigned int se_line_width;
272 unsigned int pp_lum_matrix;
273 unsigned int pp_rot_matrix_0;
Tao Baod7db5942015-01-28 10:07:51 -0800274 unsigned int pp_rot_matrix_1;
275 unsigned int rb3d_stencilrefmask;
276 unsigned int rb3d_ropcntl;
277 unsigned int rb3d_planemask;
Tao Baod7db5942015-01-28 10:07:51 -0800278 unsigned int se_vport_xscale;
279 unsigned int se_vport_xoffset;
280 unsigned int se_vport_yscale;
281 unsigned int se_vport_yoffset;
Tao Baod7db5942015-01-28 10:07:51 -0800282 unsigned int se_vport_zscale;
283 unsigned int se_vport_zoffset;
284 unsigned int se_cntl_status;
285 unsigned int re_top_left;
Tao Baod7db5942015-01-28 10:07:51 -0800286 unsigned int re_misc;
Ben Cheng655a7c02013-10-16 16:09:24 -0700287} drm_radeon_context_regs_t;
288typedef struct {
Tao Baod7db5942015-01-28 10:07:51 -0800289 unsigned int se_zbias_factor;
Tao Baod7db5942015-01-28 10:07:51 -0800290 unsigned int se_zbias_constant;
Ben Cheng655a7c02013-10-16 16:09:24 -0700291} drm_radeon_context2_regs_t;
292typedef struct {
Tao Baod7db5942015-01-28 10:07:51 -0800293 unsigned int pp_txfilter;
Tao Baod7db5942015-01-28 10:07:51 -0800294 unsigned int pp_txformat;
295 unsigned int pp_txoffset;
296 unsigned int pp_txcblend;
297 unsigned int pp_txablend;
Tao Baod7db5942015-01-28 10:07:51 -0800298 unsigned int pp_tfactor;
299 unsigned int pp_border_color;
Ben Cheng655a7c02013-10-16 16:09:24 -0700300} drm_radeon_texture_regs_t;
301typedef struct {
Tao Baod7db5942015-01-28 10:07:51 -0800302 unsigned int start;
303 unsigned int finish;
304 unsigned int prim : 8;
305 unsigned int stateidx : 8;
Tao Baod7db5942015-01-28 10:07:51 -0800306 unsigned int numverts : 16;
307 unsigned int vc_format;
Ben Cheng655a7c02013-10-16 16:09:24 -0700308} drm_radeon_prim_t;
309typedef struct {
Tao Baod7db5942015-01-28 10:07:51 -0800310 drm_radeon_context_regs_t context;
311 drm_radeon_texture_regs_t tex[RADEON_MAX_TEXTURE_UNITS];
312 drm_radeon_context2_regs_t context2;
313 unsigned int dirty;
Ben Cheng655a7c02013-10-16 16:09:24 -0700314} drm_radeon_state_t;
315typedef struct {
Tao Baod7db5942015-01-28 10:07:51 -0800316 drm_radeon_context_regs_t context_state;
317 drm_radeon_texture_regs_t tex_state[RADEON_MAX_TEXTURE_UNITS];
Tao Baod7db5942015-01-28 10:07:51 -0800318 unsigned int dirty;
319 unsigned int vertsize;
320 unsigned int vc_format;
321 struct drm_clip_rect boxes[RADEON_NR_SAREA_CLIPRECTS];
Tao Baod7db5942015-01-28 10:07:51 -0800322 unsigned int nbox;
323 unsigned int last_frame;
324 unsigned int last_dispatch;
325 unsigned int last_clear;
Tao Baod7db5942015-01-28 10:07:51 -0800326 struct drm_tex_region tex_list[RADEON_NR_TEX_HEAPS][RADEON_NR_TEX_REGIONS + 1];
327 unsigned int tex_age[RADEON_NR_TEX_HEAPS];
328 int ctx_owner;
329 int pfState;
Tao Baod7db5942015-01-28 10:07:51 -0800330 int pfCurrentPage;
331 int crtc2_base;
332 int tiling_enabled;
Ben Cheng655a7c02013-10-16 16:09:24 -0700333} drm_radeon_sarea_t;
334#define DRM_RADEON_CP_INIT 0x00
335#define DRM_RADEON_CP_START 0x01
336#define DRM_RADEON_CP_STOP 0x02
Ben Cheng655a7c02013-10-16 16:09:24 -0700337#define DRM_RADEON_CP_RESET 0x03
338#define DRM_RADEON_CP_IDLE 0x04
339#define DRM_RADEON_RESET 0x05
340#define DRM_RADEON_FULLSCREEN 0x06
Ben Cheng655a7c02013-10-16 16:09:24 -0700341#define DRM_RADEON_SWAP 0x07
342#define DRM_RADEON_CLEAR 0x08
343#define DRM_RADEON_VERTEX 0x09
344#define DRM_RADEON_INDICES 0x0A
Ben Cheng655a7c02013-10-16 16:09:24 -0700345#define DRM_RADEON_NOT_USED
346#define DRM_RADEON_STIPPLE 0x0C
347#define DRM_RADEON_INDIRECT 0x0D
348#define DRM_RADEON_TEXTURE 0x0E
Ben Cheng655a7c02013-10-16 16:09:24 -0700349#define DRM_RADEON_VERTEX2 0x0F
350#define DRM_RADEON_CMDBUF 0x10
351#define DRM_RADEON_GETPARAM 0x11
352#define DRM_RADEON_FLIP 0x12
Ben Cheng655a7c02013-10-16 16:09:24 -0700353#define DRM_RADEON_ALLOC 0x13
354#define DRM_RADEON_FREE 0x14
355#define DRM_RADEON_INIT_HEAP 0x15
356#define DRM_RADEON_IRQ_EMIT 0x16
Ben Cheng655a7c02013-10-16 16:09:24 -0700357#define DRM_RADEON_IRQ_WAIT 0x17
358#define DRM_RADEON_CP_RESUME 0x18
359#define DRM_RADEON_SETPARAM 0x19
360#define DRM_RADEON_SURF_ALLOC 0x1a
Ben Cheng655a7c02013-10-16 16:09:24 -0700361#define DRM_RADEON_SURF_FREE 0x1b
362#define DRM_RADEON_GEM_INFO 0x1c
363#define DRM_RADEON_GEM_CREATE 0x1d
364#define DRM_RADEON_GEM_MMAP 0x1e
Ben Cheng655a7c02013-10-16 16:09:24 -0700365#define DRM_RADEON_GEM_PREAD 0x21
366#define DRM_RADEON_GEM_PWRITE 0x22
367#define DRM_RADEON_GEM_SET_DOMAIN 0x23
368#define DRM_RADEON_GEM_WAIT_IDLE 0x24
Ben Cheng655a7c02013-10-16 16:09:24 -0700369#define DRM_RADEON_CS 0x26
370#define DRM_RADEON_INFO 0x27
371#define DRM_RADEON_GEM_SET_TILING 0x28
372#define DRM_RADEON_GEM_GET_TILING 0x29
Ben Cheng655a7c02013-10-16 16:09:24 -0700373#define DRM_RADEON_GEM_BUSY 0x2a
374#define DRM_RADEON_GEM_VA 0x2b
Christopher Ferrisba8d4f42014-09-03 19:56:49 -0700375#define DRM_RADEON_GEM_OP 0x2c
Christopher Ferris82d75042015-01-26 10:57:07 -0800376#define DRM_RADEON_GEM_USERPTR 0x2d
Tao Baod7db5942015-01-28 10:07:51 -0800377#define DRM_IOCTL_RADEON_CP_INIT DRM_IOW(DRM_COMMAND_BASE + DRM_RADEON_CP_INIT, drm_radeon_init_t)
Tao Baod7db5942015-01-28 10:07:51 -0800378#define DRM_IOCTL_RADEON_CP_START DRM_IO(DRM_COMMAND_BASE + DRM_RADEON_CP_START)
379#define DRM_IOCTL_RADEON_CP_STOP DRM_IOW(DRM_COMMAND_BASE + DRM_RADEON_CP_STOP, drm_radeon_cp_stop_t)
380#define DRM_IOCTL_RADEON_CP_RESET DRM_IO(DRM_COMMAND_BASE + DRM_RADEON_CP_RESET)
381#define DRM_IOCTL_RADEON_CP_IDLE DRM_IO(DRM_COMMAND_BASE + DRM_RADEON_CP_IDLE)
Tao Baod7db5942015-01-28 10:07:51 -0800382#define DRM_IOCTL_RADEON_RESET DRM_IO(DRM_COMMAND_BASE + DRM_RADEON_RESET)
383#define DRM_IOCTL_RADEON_FULLSCREEN DRM_IOW(DRM_COMMAND_BASE + DRM_RADEON_FULLSCREEN, drm_radeon_fullscreen_t)
384#define DRM_IOCTL_RADEON_SWAP DRM_IO(DRM_COMMAND_BASE + DRM_RADEON_SWAP)
385#define DRM_IOCTL_RADEON_CLEAR DRM_IOW(DRM_COMMAND_BASE + DRM_RADEON_CLEAR, drm_radeon_clear_t)
Tao Baod7db5942015-01-28 10:07:51 -0800386#define DRM_IOCTL_RADEON_VERTEX DRM_IOW(DRM_COMMAND_BASE + DRM_RADEON_VERTEX, drm_radeon_vertex_t)
387#define DRM_IOCTL_RADEON_INDICES DRM_IOW(DRM_COMMAND_BASE + DRM_RADEON_INDICES, drm_radeon_indices_t)
388#define DRM_IOCTL_RADEON_STIPPLE DRM_IOW(DRM_COMMAND_BASE + DRM_RADEON_STIPPLE, drm_radeon_stipple_t)
Christopher Ferris82d75042015-01-26 10:57:07 -0800389#define DRM_IOCTL_RADEON_INDIRECT DRM_IOWR(DRM_COMMAND_BASE + DRM_RADEON_INDIRECT, drm_radeon_indirect_t)
Christopher Ferrisba8d4f42014-09-03 19:56:49 -0700390#define DRM_IOCTL_RADEON_TEXTURE DRM_IOWR(DRM_COMMAND_BASE + DRM_RADEON_TEXTURE, drm_radeon_texture_t)
Tao Baod7db5942015-01-28 10:07:51 -0800391#define DRM_IOCTL_RADEON_VERTEX2 DRM_IOW(DRM_COMMAND_BASE + DRM_RADEON_VERTEX2, drm_radeon_vertex2_t)
392#define DRM_IOCTL_RADEON_CMDBUF DRM_IOW(DRM_COMMAND_BASE + DRM_RADEON_CMDBUF, drm_radeon_cmd_buffer_t)
Christopher Ferris82d75042015-01-26 10:57:07 -0800393#define DRM_IOCTL_RADEON_GETPARAM DRM_IOWR(DRM_COMMAND_BASE + DRM_RADEON_GETPARAM, drm_radeon_getparam_t)
Tao Baod7db5942015-01-28 10:07:51 -0800394#define DRM_IOCTL_RADEON_FLIP DRM_IO(DRM_COMMAND_BASE + DRM_RADEON_FLIP)
Ben Cheng655a7c02013-10-16 16:09:24 -0700395#define DRM_IOCTL_RADEON_ALLOC DRM_IOWR(DRM_COMMAND_BASE + DRM_RADEON_ALLOC, drm_radeon_mem_alloc_t)
Tao Baod7db5942015-01-28 10:07:51 -0800396#define DRM_IOCTL_RADEON_FREE DRM_IOW(DRM_COMMAND_BASE + DRM_RADEON_FREE, drm_radeon_mem_free_t)
397#define DRM_IOCTL_RADEON_INIT_HEAP DRM_IOW(DRM_COMMAND_BASE + DRM_RADEON_INIT_HEAP, drm_radeon_mem_init_heap_t)
Christopher Ferrisba8d4f42014-09-03 19:56:49 -0700398#define DRM_IOCTL_RADEON_IRQ_EMIT DRM_IOWR(DRM_COMMAND_BASE + DRM_RADEON_IRQ_EMIT, drm_radeon_irq_emit_t)
Tao Baod7db5942015-01-28 10:07:51 -0800399#define DRM_IOCTL_RADEON_IRQ_WAIT DRM_IOW(DRM_COMMAND_BASE + DRM_RADEON_IRQ_WAIT, drm_radeon_irq_wait_t)
400#define DRM_IOCTL_RADEON_CP_RESUME DRM_IO(DRM_COMMAND_BASE + DRM_RADEON_CP_RESUME)
401#define DRM_IOCTL_RADEON_SETPARAM DRM_IOW(DRM_COMMAND_BASE + DRM_RADEON_SETPARAM, drm_radeon_setparam_t)
Tao Baod7db5942015-01-28 10:07:51 -0800402#define DRM_IOCTL_RADEON_SURF_ALLOC DRM_IOW(DRM_COMMAND_BASE + DRM_RADEON_SURF_ALLOC, drm_radeon_surface_alloc_t)
403#define DRM_IOCTL_RADEON_SURF_FREE DRM_IOW(DRM_COMMAND_BASE + DRM_RADEON_SURF_FREE, drm_radeon_surface_free_t)
Ben Cheng655a7c02013-10-16 16:09:24 -0700404#define DRM_IOCTL_RADEON_GEM_INFO DRM_IOWR(DRM_COMMAND_BASE + DRM_RADEON_GEM_INFO, struct drm_radeon_gem_info)
Christopher Ferris82d75042015-01-26 10:57:07 -0800405#define DRM_IOCTL_RADEON_GEM_CREATE DRM_IOWR(DRM_COMMAND_BASE + DRM_RADEON_GEM_CREATE, struct drm_radeon_gem_create)
Christopher Ferrisba8d4f42014-09-03 19:56:49 -0700406#define DRM_IOCTL_RADEON_GEM_MMAP DRM_IOWR(DRM_COMMAND_BASE + DRM_RADEON_GEM_MMAP, struct drm_radeon_gem_mmap)
Ben Cheng655a7c02013-10-16 16:09:24 -0700407#define DRM_IOCTL_RADEON_GEM_PREAD DRM_IOWR(DRM_COMMAND_BASE + DRM_RADEON_GEM_PREAD, struct drm_radeon_gem_pread)
408#define DRM_IOCTL_RADEON_GEM_PWRITE DRM_IOWR(DRM_COMMAND_BASE + DRM_RADEON_GEM_PWRITE, struct drm_radeon_gem_pwrite)
Christopher Ferris82d75042015-01-26 10:57:07 -0800409#define DRM_IOCTL_RADEON_GEM_SET_DOMAIN DRM_IOWR(DRM_COMMAND_BASE + DRM_RADEON_GEM_SET_DOMAIN, struct drm_radeon_gem_set_domain)
Christopher Ferrisba8d4f42014-09-03 19:56:49 -0700410#define DRM_IOCTL_RADEON_GEM_WAIT_IDLE DRM_IOW(DRM_COMMAND_BASE + DRM_RADEON_GEM_WAIT_IDLE, struct drm_radeon_gem_wait_idle)
Ben Cheng655a7c02013-10-16 16:09:24 -0700411#define DRM_IOCTL_RADEON_CS DRM_IOWR(DRM_COMMAND_BASE + DRM_RADEON_CS, struct drm_radeon_cs)
412#define DRM_IOCTL_RADEON_INFO DRM_IOWR(DRM_COMMAND_BASE + DRM_RADEON_INFO, struct drm_radeon_info)
Christopher Ferris82d75042015-01-26 10:57:07 -0800413#define DRM_IOCTL_RADEON_GEM_SET_TILING DRM_IOWR(DRM_COMMAND_BASE + DRM_RADEON_GEM_SET_TILING, struct drm_radeon_gem_set_tiling)
Christopher Ferrisba8d4f42014-09-03 19:56:49 -0700414#define DRM_IOCTL_RADEON_GEM_GET_TILING DRM_IOWR(DRM_COMMAND_BASE + DRM_RADEON_GEM_GET_TILING, struct drm_radeon_gem_get_tiling)
Ben Cheng655a7c02013-10-16 16:09:24 -0700415#define DRM_IOCTL_RADEON_GEM_BUSY DRM_IOWR(DRM_COMMAND_BASE + DRM_RADEON_GEM_BUSY, struct drm_radeon_gem_busy)
416#define DRM_IOCTL_RADEON_GEM_VA DRM_IOWR(DRM_COMMAND_BASE + DRM_RADEON_GEM_VA, struct drm_radeon_gem_va)
Christopher Ferris82d75042015-01-26 10:57:07 -0800417#define DRM_IOCTL_RADEON_GEM_OP DRM_IOWR(DRM_COMMAND_BASE + DRM_RADEON_GEM_OP, struct drm_radeon_gem_op)
418#define DRM_IOCTL_RADEON_GEM_USERPTR DRM_IOWR(DRM_COMMAND_BASE + DRM_RADEON_GEM_USERPTR, struct drm_radeon_gem_userptr)
Ben Cheng655a7c02013-10-16 16:09:24 -0700419typedef struct drm_radeon_init {
Tao Baod7db5942015-01-28 10:07:51 -0800420 enum {
421 RADEON_INIT_CP = 0x01,
Tao Baod7db5942015-01-28 10:07:51 -0800422 RADEON_CLEANUP_CP = 0x02,
423 RADEON_INIT_R200_CP = 0x03,
424 RADEON_INIT_R300_CP = 0x04,
425 RADEON_INIT_R600_CP = 0x05
Tao Baod7db5942015-01-28 10:07:51 -0800426 } func;
427 unsigned long sarea_priv_offset;
428 int is_pci;
429 int cp_mode;
Tao Baod7db5942015-01-28 10:07:51 -0800430 int gart_size;
431 int ring_size;
432 int usec_timeout;
433 unsigned int fb_bpp;
Tao Baod7db5942015-01-28 10:07:51 -0800434 unsigned int front_offset, front_pitch;
435 unsigned int back_offset, back_pitch;
436 unsigned int depth_bpp;
437 unsigned int depth_offset, depth_pitch;
Tao Baod7db5942015-01-28 10:07:51 -0800438 unsigned long fb_offset;
439 unsigned long mmio_offset;
440 unsigned long ring_offset;
441 unsigned long ring_rptr_offset;
Tao Baod7db5942015-01-28 10:07:51 -0800442 unsigned long buffers_offset;
443 unsigned long gart_textures_offset;
Ben Cheng655a7c02013-10-16 16:09:24 -0700444} drm_radeon_init_t;
Ben Cheng655a7c02013-10-16 16:09:24 -0700445typedef struct drm_radeon_cp_stop {
Tao Baod7db5942015-01-28 10:07:51 -0800446 int flush;
447 int idle;
Ben Cheng655a7c02013-10-16 16:09:24 -0700448} drm_radeon_cp_stop_t;
Ben Cheng655a7c02013-10-16 16:09:24 -0700449typedef struct drm_radeon_fullscreen {
Tao Baod7db5942015-01-28 10:07:51 -0800450 enum {
451 RADEON_INIT_FULLSCREEN = 0x01,
452 RADEON_CLEANUP_FULLSCREEN = 0x02
453 } func;
Ben Cheng655a7c02013-10-16 16:09:24 -0700454} drm_radeon_fullscreen_t;
455#define CLEAR_X1 0
456#define CLEAR_Y1 1
Ben Cheng655a7c02013-10-16 16:09:24 -0700457#define CLEAR_X2 2
458#define CLEAR_Y2 3
459#define CLEAR_DEPTH 4
460typedef union drm_radeon_clear_rect {
Tao Baod7db5942015-01-28 10:07:51 -0800461 float f[5];
Tao Baod7db5942015-01-28 10:07:51 -0800462 unsigned int ui[5];
Ben Cheng655a7c02013-10-16 16:09:24 -0700463} drm_radeon_clear_rect_t;
464typedef struct drm_radeon_clear {
Tao Baod7db5942015-01-28 10:07:51 -0800465 unsigned int flags;
Tao Baod7db5942015-01-28 10:07:51 -0800466 unsigned int clear_color;
467 unsigned int clear_depth;
468 unsigned int color_mask;
469 unsigned int depth_mask;
Elliott Hughes0f0c18f2023-03-29 15:53:31 -0700470 drm_radeon_clear_rect_t * depth_boxes;
Ben Cheng655a7c02013-10-16 16:09:24 -0700471} drm_radeon_clear_t;
472typedef struct drm_radeon_vertex {
Tao Baod7db5942015-01-28 10:07:51 -0800473 int prim;
Tao Baod7db5942015-01-28 10:07:51 -0800474 int idx;
475 int count;
476 int discard;
Ben Cheng655a7c02013-10-16 16:09:24 -0700477} drm_radeon_vertex_t;
478typedef struct drm_radeon_indices {
Tao Baod7db5942015-01-28 10:07:51 -0800479 int prim;
480 int idx;
481 int start;
Tao Baod7db5942015-01-28 10:07:51 -0800482 int end;
483 int discard;
Ben Cheng655a7c02013-10-16 16:09:24 -0700484} drm_radeon_indices_t;
Ben Cheng655a7c02013-10-16 16:09:24 -0700485typedef struct drm_radeon_vertex2 {
Tao Baod7db5942015-01-28 10:07:51 -0800486 int idx;
487 int discard;
488 int nr_states;
Elliott Hughes0f0c18f2023-03-29 15:53:31 -0700489 drm_radeon_state_t * state;
Tao Baod7db5942015-01-28 10:07:51 -0800490 int nr_prims;
Elliott Hughes0f0c18f2023-03-29 15:53:31 -0700491 drm_radeon_prim_t * prim;
Ben Cheng655a7c02013-10-16 16:09:24 -0700492} drm_radeon_vertex2_t;
Ben Cheng655a7c02013-10-16 16:09:24 -0700493typedef struct drm_radeon_cmd_buffer {
Tao Baod7db5942015-01-28 10:07:51 -0800494 int bufsz;
Elliott Hughes0f0c18f2023-03-29 15:53:31 -0700495 char * buf;
Tao Baod7db5942015-01-28 10:07:51 -0800496 int nbox;
Elliott Hughes0f0c18f2023-03-29 15:53:31 -0700497 struct drm_clip_rect * boxes;
Ben Cheng655a7c02013-10-16 16:09:24 -0700498} drm_radeon_cmd_buffer_t;
499typedef struct drm_radeon_tex_image {
Tao Baod7db5942015-01-28 10:07:51 -0800500 unsigned int x, y;
501 unsigned int width, height;
Elliott Hughes0f0c18f2023-03-29 15:53:31 -0700502 const void * data;
Ben Cheng655a7c02013-10-16 16:09:24 -0700503} drm_radeon_tex_image_t;
504typedef struct drm_radeon_texture {
Tao Baod7db5942015-01-28 10:07:51 -0800505 unsigned int offset;
Tao Baod7db5942015-01-28 10:07:51 -0800506 int pitch;
507 int format;
508 int width;
509 int height;
Elliott Hughes0f0c18f2023-03-29 15:53:31 -0700510 drm_radeon_tex_image_t * image;
Ben Cheng655a7c02013-10-16 16:09:24 -0700511} drm_radeon_texture_t;
512typedef struct drm_radeon_stipple {
Elliott Hughes0f0c18f2023-03-29 15:53:31 -0700513 unsigned int * mask;
Ben Cheng655a7c02013-10-16 16:09:24 -0700514} drm_radeon_stipple_t;
515typedef struct drm_radeon_indirect {
Tao Baod7db5942015-01-28 10:07:51 -0800516 int idx;
517 int start;
Tao Baod7db5942015-01-28 10:07:51 -0800518 int end;
519 int discard;
Ben Cheng655a7c02013-10-16 16:09:24 -0700520} drm_radeon_indirect_t;
Ben Cheng655a7c02013-10-16 16:09:24 -0700521#define RADEON_CARD_PCI 0
522#define RADEON_CARD_AGP 1
523#define RADEON_CARD_PCIE 2
524#define RADEON_PARAM_GART_BUFFER_OFFSET 1
Ben Cheng655a7c02013-10-16 16:09:24 -0700525#define RADEON_PARAM_LAST_FRAME 2
526#define RADEON_PARAM_LAST_DISPATCH 3
527#define RADEON_PARAM_LAST_CLEAR 4
528#define RADEON_PARAM_IRQ_NR 5
Ben Cheng655a7c02013-10-16 16:09:24 -0700529#define RADEON_PARAM_GART_BASE 6
530#define RADEON_PARAM_REGISTER_HANDLE 7
531#define RADEON_PARAM_STATUS_HANDLE 8
532#define RADEON_PARAM_SAREA_HANDLE 9
Ben Cheng655a7c02013-10-16 16:09:24 -0700533#define RADEON_PARAM_GART_TEX_HANDLE 10
534#define RADEON_PARAM_SCRATCH_OFFSET 11
535#define RADEON_PARAM_CARD_TYPE 12
536#define RADEON_PARAM_VBLANK_CRTC 13
Ben Cheng655a7c02013-10-16 16:09:24 -0700537#define RADEON_PARAM_FB_LOCATION 14
538#define RADEON_PARAM_NUM_GB_PIPES 15
539#define RADEON_PARAM_DEVICE_ID 16
540#define RADEON_PARAM_NUM_Z_PIPES 17
Ben Cheng655a7c02013-10-16 16:09:24 -0700541typedef struct drm_radeon_getparam {
Tao Baod7db5942015-01-28 10:07:51 -0800542 int param;
Elliott Hughes0f0c18f2023-03-29 15:53:31 -0700543 void * value;
Tao Baod7db5942015-01-28 10:07:51 -0800544} drm_radeon_getparam_t;
Ben Cheng655a7c02013-10-16 16:09:24 -0700545#define RADEON_MEM_REGION_GART 1
546#define RADEON_MEM_REGION_FB 2
547typedef struct drm_radeon_mem_alloc {
Tao Baod7db5942015-01-28 10:07:51 -0800548 int region;
549 int alignment;
Tao Baod7db5942015-01-28 10:07:51 -0800550 int size;
Elliott Hughes0f0c18f2023-03-29 15:53:31 -0700551 int * region_offset;
Ben Cheng655a7c02013-10-16 16:09:24 -0700552} drm_radeon_mem_alloc_t;
Ben Cheng655a7c02013-10-16 16:09:24 -0700553typedef struct drm_radeon_mem_free {
Tao Baod7db5942015-01-28 10:07:51 -0800554 int region;
555 int region_offset;
Ben Cheng655a7c02013-10-16 16:09:24 -0700556} drm_radeon_mem_free_t;
Ben Cheng655a7c02013-10-16 16:09:24 -0700557typedef struct drm_radeon_mem_init_heap {
Tao Baod7db5942015-01-28 10:07:51 -0800558 int region;
559 int size;
560 int start;
Ben Cheng655a7c02013-10-16 16:09:24 -0700561} drm_radeon_mem_init_heap_t;
Tao Baod7db5942015-01-28 10:07:51 -0800562typedef struct drm_radeon_irq_emit {
Elliott Hughes0f0c18f2023-03-29 15:53:31 -0700563 int * irq_seq;
Tao Baod7db5942015-01-28 10:07:51 -0800564} drm_radeon_irq_emit_t;
Ben Cheng655a7c02013-10-16 16:09:24 -0700565typedef struct drm_radeon_irq_wait {
Tao Baod7db5942015-01-28 10:07:51 -0800566 int irq_seq;
Ben Cheng655a7c02013-10-16 16:09:24 -0700567} drm_radeon_irq_wait_t;
568typedef struct drm_radeon_setparam {
Tao Baod7db5942015-01-28 10:07:51 -0800569 unsigned int param;
Tao Baod7db5942015-01-28 10:07:51 -0800570 __s64 value;
Ben Cheng655a7c02013-10-16 16:09:24 -0700571} drm_radeon_setparam_t;
572#define RADEON_SETPARAM_FB_LOCATION 1
Ben Cheng655a7c02013-10-16 16:09:24 -0700573#define RADEON_SETPARAM_SWITCH_TILING 2
574#define RADEON_SETPARAM_PCIGART_LOCATION 3
575#define RADEON_SETPARAM_NEW_MEMMAP 4
576#define RADEON_SETPARAM_PCIGART_TABLE_SIZE 5
Ben Cheng655a7c02013-10-16 16:09:24 -0700577#define RADEON_SETPARAM_VBLANK_CRTC 6
Tao Baod7db5942015-01-28 10:07:51 -0800578typedef struct drm_radeon_surface_alloc {
579 unsigned int address;
580 unsigned int size;
581 unsigned int flags;
Ben Cheng655a7c02013-10-16 16:09:24 -0700582} drm_radeon_surface_alloc_t;
583typedef struct drm_radeon_surface_free {
Tao Baod7db5942015-01-28 10:07:51 -0800584 unsigned int address;
Ben Cheng655a7c02013-10-16 16:09:24 -0700585} drm_radeon_surface_free_t;
586#define DRM_RADEON_VBLANK_CRTC1 1
587#define DRM_RADEON_VBLANK_CRTC2 2
588#define RADEON_GEM_DOMAIN_CPU 0x1
Ben Cheng655a7c02013-10-16 16:09:24 -0700589#define RADEON_GEM_DOMAIN_GTT 0x2
590#define RADEON_GEM_DOMAIN_VRAM 0x4
591struct drm_radeon_gem_info {
Christopher Ferris106b3a82016-08-24 12:15:38 -0700592 __u64 gart_size;
593 __u64 vram_size;
594 __u64 vram_visible;
Ben Cheng655a7c02013-10-16 16:09:24 -0700595};
Christopher Ferris82d75042015-01-26 10:57:07 -0800596#define RADEON_GEM_NO_BACKING_STORE (1 << 0)
Christopher Ferris82d75042015-01-26 10:57:07 -0800597#define RADEON_GEM_GTT_UC (1 << 1)
598#define RADEON_GEM_GTT_WC (1 << 2)
599#define RADEON_GEM_CPU_ACCESS (1 << 3)
600#define RADEON_GEM_NO_CPU_ACCESS (1 << 4)
Ben Cheng655a7c02013-10-16 16:09:24 -0700601struct drm_radeon_gem_create {
Christopher Ferris106b3a82016-08-24 12:15:38 -0700602 __u64 size;
603 __u64 alignment;
Christopher Ferris106b3a82016-08-24 12:15:38 -0700604 __u32 handle;
605 __u32 initial_domain;
606 __u32 flags;
Christopher Ferris82d75042015-01-26 10:57:07 -0800607};
608#define RADEON_GEM_USERPTR_READONLY (1 << 0)
Christopher Ferris82d75042015-01-26 10:57:07 -0800609#define RADEON_GEM_USERPTR_ANONONLY (1 << 1)
610#define RADEON_GEM_USERPTR_VALIDATE (1 << 2)
611#define RADEON_GEM_USERPTR_REGISTER (1 << 3)
612struct drm_radeon_gem_userptr {
Christopher Ferris106b3a82016-08-24 12:15:38 -0700613 __u64 addr;
614 __u64 size;
615 __u32 flags;
Christopher Ferris106b3a82016-08-24 12:15:38 -0700616 __u32 handle;
Ben Cheng655a7c02013-10-16 16:09:24 -0700617};
618#define RADEON_TILING_MACRO 0x1
Ben Cheng655a7c02013-10-16 16:09:24 -0700619#define RADEON_TILING_MICRO 0x2
620#define RADEON_TILING_SWAP_16BIT 0x4
621#define RADEON_TILING_SWAP_32BIT 0x8
622#define RADEON_TILING_SURFACE 0x10
Ben Cheng655a7c02013-10-16 16:09:24 -0700623#define RADEON_TILING_MICRO_SQUARE 0x20
624#define RADEON_TILING_EG_BANKW_SHIFT 8
625#define RADEON_TILING_EG_BANKW_MASK 0xf
626#define RADEON_TILING_EG_BANKH_SHIFT 12
Ben Cheng655a7c02013-10-16 16:09:24 -0700627#define RADEON_TILING_EG_BANKH_MASK 0xf
628#define RADEON_TILING_EG_MACRO_TILE_ASPECT_SHIFT 16
629#define RADEON_TILING_EG_MACRO_TILE_ASPECT_MASK 0xf
630#define RADEON_TILING_EG_TILE_SPLIT_SHIFT 24
Ben Cheng655a7c02013-10-16 16:09:24 -0700631#define RADEON_TILING_EG_TILE_SPLIT_MASK 0xf
632#define RADEON_TILING_EG_STENCIL_TILE_SPLIT_SHIFT 28
633#define RADEON_TILING_EG_STENCIL_TILE_SPLIT_MASK 0xf
Tao Baod7db5942015-01-28 10:07:51 -0800634struct drm_radeon_gem_set_tiling {
Christopher Ferris106b3a82016-08-24 12:15:38 -0700635 __u32 handle;
Christopher Ferris106b3a82016-08-24 12:15:38 -0700636 __u32 tiling_flags;
637 __u32 pitch;
Ben Cheng655a7c02013-10-16 16:09:24 -0700638};
Ben Cheng655a7c02013-10-16 16:09:24 -0700639struct drm_radeon_gem_get_tiling {
Christopher Ferris106b3a82016-08-24 12:15:38 -0700640 __u32 handle;
641 __u32 tiling_flags;
642 __u32 pitch;
Ben Cheng655a7c02013-10-16 16:09:24 -0700643};
644struct drm_radeon_gem_mmap {
Christopher Ferris106b3a82016-08-24 12:15:38 -0700645 __u32 handle;
646 __u32 pad;
647 __u64 offset;
Christopher Ferris106b3a82016-08-24 12:15:38 -0700648 __u64 size;
649 __u64 addr_ptr;
Ben Cheng655a7c02013-10-16 16:09:24 -0700650};
Ben Cheng655a7c02013-10-16 16:09:24 -0700651struct drm_radeon_gem_set_domain {
Christopher Ferris106b3a82016-08-24 12:15:38 -0700652 __u32 handle;
653 __u32 read_domains;
654 __u32 write_domain;
Ben Cheng655a7c02013-10-16 16:09:24 -0700655};
656struct drm_radeon_gem_wait_idle {
Christopher Ferris106b3a82016-08-24 12:15:38 -0700657 __u32 handle;
658 __u32 pad;
Ben Cheng655a7c02013-10-16 16:09:24 -0700659};
660struct drm_radeon_gem_busy {
Christopher Ferris106b3a82016-08-24 12:15:38 -0700661 __u32 handle;
662 __u32 domain;
Ben Cheng655a7c02013-10-16 16:09:24 -0700663};
664struct drm_radeon_gem_pread {
Christopher Ferris106b3a82016-08-24 12:15:38 -0700665 __u32 handle;
666 __u32 pad;
667 __u64 offset;
Christopher Ferris106b3a82016-08-24 12:15:38 -0700668 __u64 size;
669 __u64 data_ptr;
Ben Cheng655a7c02013-10-16 16:09:24 -0700670};
Ben Cheng655a7c02013-10-16 16:09:24 -0700671struct drm_radeon_gem_pwrite {
Christopher Ferris106b3a82016-08-24 12:15:38 -0700672 __u32 handle;
673 __u32 pad;
674 __u64 offset;
675 __u64 size;
Christopher Ferris106b3a82016-08-24 12:15:38 -0700676 __u64 data_ptr;
Christopher Ferrisba8d4f42014-09-03 19:56:49 -0700677};
Tao Baod7db5942015-01-28 10:07:51 -0800678struct drm_radeon_gem_op {
Christopher Ferris106b3a82016-08-24 12:15:38 -0700679 __u32 handle;
Christopher Ferris106b3a82016-08-24 12:15:38 -0700680 __u32 op;
681 __u64 value;
Christopher Ferrisba8d4f42014-09-03 19:56:49 -0700682};
683#define RADEON_GEM_OP_GET_INITIAL_DOMAIN 0
684#define RADEON_GEM_OP_SET_INITIAL_DOMAIN 1
Christopher Ferrisba8d4f42014-09-03 19:56:49 -0700685#define RADEON_VA_MAP 1
Ben Cheng655a7c02013-10-16 16:09:24 -0700686#define RADEON_VA_UNMAP 2
687#define RADEON_VA_RESULT_OK 0
688#define RADEON_VA_RESULT_ERROR 1
Christopher Ferrisba8d4f42014-09-03 19:56:49 -0700689#define RADEON_VA_RESULT_VA_EXIST 2
Ben Cheng655a7c02013-10-16 16:09:24 -0700690#define RADEON_VM_PAGE_VALID (1 << 0)
691#define RADEON_VM_PAGE_READABLE (1 << 1)
692#define RADEON_VM_PAGE_WRITEABLE (1 << 2)
Christopher Ferrisba8d4f42014-09-03 19:56:49 -0700693#define RADEON_VM_PAGE_SYSTEM (1 << 3)
Ben Cheng655a7c02013-10-16 16:09:24 -0700694#define RADEON_VM_PAGE_SNOOPED (1 << 4)
695struct drm_radeon_gem_va {
Christopher Ferris106b3a82016-08-24 12:15:38 -0700696 __u32 handle;
697 __u32 operation;
698 __u32 vm_id;
699 __u32 flags;
Christopher Ferris106b3a82016-08-24 12:15:38 -0700700 __u64 offset;
Christopher Ferrisba8d4f42014-09-03 19:56:49 -0700701};
Ben Cheng655a7c02013-10-16 16:09:24 -0700702#define RADEON_CHUNK_ID_RELOCS 0x01
703#define RADEON_CHUNK_ID_IB 0x02
704#define RADEON_CHUNK_ID_FLAGS 0x03
Christopher Ferrisba8d4f42014-09-03 19:56:49 -0700705#define RADEON_CHUNK_ID_CONST_IB 0x04
Ben Cheng655a7c02013-10-16 16:09:24 -0700706#define RADEON_CS_KEEP_TILING_FLAGS 0x01
707#define RADEON_CS_USE_VM 0x02
708#define RADEON_CS_END_OF_FRAME 0x04
Christopher Ferrisba8d4f42014-09-03 19:56:49 -0700709#define RADEON_CS_RING_GFX 0
Ben Cheng655a7c02013-10-16 16:09:24 -0700710#define RADEON_CS_RING_COMPUTE 1
711#define RADEON_CS_RING_DMA 2
712#define RADEON_CS_RING_UVD 3
Christopher Ferrisba8d4f42014-09-03 19:56:49 -0700713#define RADEON_CS_RING_VCE 4
Tao Baod7db5942015-01-28 10:07:51 -0800714struct drm_radeon_cs_chunk {
Christopher Ferris106b3a82016-08-24 12:15:38 -0700715 __u32 chunk_id;
Christopher Ferris106b3a82016-08-24 12:15:38 -0700716 __u32 length_dw;
717 __u64 chunk_data;
Ben Cheng655a7c02013-10-16 16:09:24 -0700718};
Christopher Ferris82d75042015-01-26 10:57:07 -0800719#define RADEON_RELOC_PRIO_MASK (0xf << 0)
Ben Cheng655a7c02013-10-16 16:09:24 -0700720struct drm_radeon_cs_reloc {
Christopher Ferris106b3a82016-08-24 12:15:38 -0700721 __u32 handle;
722 __u32 read_domains;
723 __u32 write_domain;
Christopher Ferris106b3a82016-08-24 12:15:38 -0700724 __u32 flags;
Christopher Ferris82d75042015-01-26 10:57:07 -0800725};
Ben Cheng655a7c02013-10-16 16:09:24 -0700726struct drm_radeon_cs {
Christopher Ferris106b3a82016-08-24 12:15:38 -0700727 __u32 num_chunks;
Christopher Ferris106b3a82016-08-24 12:15:38 -0700728 __u32 cs_id;
729 __u64 chunks;
730 __u64 gart_limit;
731 __u64 vram_limit;
Ben Cheng655a7c02013-10-16 16:09:24 -0700732};
Christopher Ferris82d75042015-01-26 10:57:07 -0800733#define RADEON_INFO_DEVICE_ID 0x00
Ben Cheng655a7c02013-10-16 16:09:24 -0700734#define RADEON_INFO_NUM_GB_PIPES 0x01
735#define RADEON_INFO_NUM_Z_PIPES 0x02
Ben Cheng655a7c02013-10-16 16:09:24 -0700736#define RADEON_INFO_ACCEL_WORKING 0x03
Christopher Ferris82d75042015-01-26 10:57:07 -0800737#define RADEON_INFO_CRTC_FROM_ID 0x04
Ben Cheng655a7c02013-10-16 16:09:24 -0700738#define RADEON_INFO_ACCEL_WORKING2 0x05
739#define RADEON_INFO_TILING_CONFIG 0x06
Ben Cheng655a7c02013-10-16 16:09:24 -0700740#define RADEON_INFO_WANT_HYPERZ 0x07
Christopher Ferris82d75042015-01-26 10:57:07 -0800741#define RADEON_INFO_WANT_CMASK 0x08
Ben Cheng655a7c02013-10-16 16:09:24 -0700742#define RADEON_INFO_CLOCK_CRYSTAL_FREQ 0x09
743#define RADEON_INFO_NUM_BACKENDS 0x0a
Ben Cheng655a7c02013-10-16 16:09:24 -0700744#define RADEON_INFO_NUM_TILE_PIPES 0x0b
Christopher Ferris82d75042015-01-26 10:57:07 -0800745#define RADEON_INFO_FUSION_GART_WORKING 0x0c
Ben Cheng655a7c02013-10-16 16:09:24 -0700746#define RADEON_INFO_BACKEND_MAP 0x0d
747#define RADEON_INFO_VA_START 0x0e
Ben Cheng655a7c02013-10-16 16:09:24 -0700748#define RADEON_INFO_IB_VM_MAX_SIZE 0x0f
Christopher Ferris82d75042015-01-26 10:57:07 -0800749#define RADEON_INFO_MAX_PIPES 0x10
Ben Cheng655a7c02013-10-16 16:09:24 -0700750#define RADEON_INFO_TIMESTAMP 0x11
751#define RADEON_INFO_MAX_SE 0x12
Ben Cheng655a7c02013-10-16 16:09:24 -0700752#define RADEON_INFO_MAX_SH_PER_SE 0x13
Christopher Ferris82d75042015-01-26 10:57:07 -0800753#define RADEON_INFO_FASTFB_WORKING 0x14
Ben Cheng655a7c02013-10-16 16:09:24 -0700754#define RADEON_INFO_RING_WORKING 0x15
755#define RADEON_INFO_SI_TILE_MODE_ARRAY 0x16
Christopher Ferris38062f92014-07-09 15:33:25 -0700756#define RADEON_INFO_SI_CP_DMA_COMPUTE 0x17
Christopher Ferris82d75042015-01-26 10:57:07 -0800757#define RADEON_INFO_CIK_MACROTILE_MODE_ARRAY 0x18
Christopher Ferris38062f92014-07-09 15:33:25 -0700758#define RADEON_INFO_SI_BACKEND_ENABLED_MASK 0x19
759#define RADEON_INFO_MAX_SCLK 0x1a
Christopher Ferrisba8d4f42014-09-03 19:56:49 -0700760#define RADEON_INFO_VCE_FW_VERSION 0x1b
Christopher Ferris82d75042015-01-26 10:57:07 -0800761#define RADEON_INFO_VCE_FB_VERSION 0x1c
Christopher Ferrisba8d4f42014-09-03 19:56:49 -0700762#define RADEON_INFO_NUM_BYTES_MOVED 0x1d
763#define RADEON_INFO_VRAM_USAGE 0x1e
764#define RADEON_INFO_GTT_USAGE 0x1f
Christopher Ferris82d75042015-01-26 10:57:07 -0800765#define RADEON_INFO_ACTIVE_CU_COUNT 0x20
Christopher Ferris05d08e92016-02-04 13:16:38 -0800766#define RADEON_INFO_CURRENT_GPU_TEMP 0x21
767#define RADEON_INFO_CURRENT_GPU_SCLK 0x22
768#define RADEON_INFO_CURRENT_GPU_MCLK 0x23
769#define RADEON_INFO_READ_REG 0x24
Christopher Ferrisdda4fd42015-07-13 17:21:18 -0700770#define RADEON_INFO_VA_UNMAP_WORKING 0x25
Christopher Ferris05d08e92016-02-04 13:16:38 -0800771#define RADEON_INFO_GPU_RESET_COUNTER 0x26
Christopher Ferris106b3a82016-08-24 12:15:38 -0700772struct drm_radeon_info {
773 __u32 request;
774 __u32 pad;
775 __u64 value;
Ben Cheng655a7c02013-10-16 16:09:24 -0700776};
777#define SI_TILE_MODE_COLOR_LINEAR_ALIGNED 8
Christopher Ferris05d08e92016-02-04 13:16:38 -0800778#define SI_TILE_MODE_COLOR_1D 13
Christopher Ferrisdda4fd42015-07-13 17:21:18 -0700779#define SI_TILE_MODE_COLOR_1D_SCANOUT 9
Ben Cheng655a7c02013-10-16 16:09:24 -0700780#define SI_TILE_MODE_COLOR_2D_8BPP 14
781#define SI_TILE_MODE_COLOR_2D_16BPP 15
Christopher Ferris05d08e92016-02-04 13:16:38 -0800782#define SI_TILE_MODE_COLOR_2D_32BPP 16
Christopher Ferrisdda4fd42015-07-13 17:21:18 -0700783#define SI_TILE_MODE_COLOR_2D_64BPP 17
Ben Cheng655a7c02013-10-16 16:09:24 -0700784#define SI_TILE_MODE_COLOR_2D_SCANOUT_16BPP 11
785#define SI_TILE_MODE_COLOR_2D_SCANOUT_32BPP 12
Christopher Ferris05d08e92016-02-04 13:16:38 -0800786#define SI_TILE_MODE_DEPTH_STENCIL_1D 4
Christopher Ferrisdda4fd42015-07-13 17:21:18 -0700787#define SI_TILE_MODE_DEPTH_STENCIL_2D 0
Ben Cheng655a7c02013-10-16 16:09:24 -0700788#define SI_TILE_MODE_DEPTH_STENCIL_2D_2AA 3
789#define SI_TILE_MODE_DEPTH_STENCIL_2D_4AA 3
Christopher Ferris05d08e92016-02-04 13:16:38 -0800790#define SI_TILE_MODE_DEPTH_STENCIL_2D_8AA 2
Christopher Ferrisdda4fd42015-07-13 17:21:18 -0700791#define CIK_TILE_MODE_DEPTH_STENCIL_1D 5
Christopher Ferris106b3a82016-08-24 12:15:38 -0700792#ifdef __cplusplus
Christopher Ferris48fe0ae2019-01-10 15:59:33 -0800793}
Christopher Ferris106b3a82016-08-24 12:15:38 -0700794#endif
Christopher Ferris38062f92014-07-09 15:33:25 -0700795#endif