Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 1 | /**************************************************************************** |
| 2 | **************************************************************************** |
| 3 | *** |
| 4 | *** This header was automatically generated from a Linux kernel header |
| 5 | *** of the same name, to make information necessary for userspace to |
| 6 | *** call into the kernel available to libc. It contains only constants, |
| 7 | *** structures, and macros generated from the original header, and thus, |
| 8 | *** contains no copyrightable information. |
| 9 | *** |
| 10 | *** To edit the content of this header, modify the corresponding |
| 11 | *** source file (e.g. under external/kernel-headers/original/) then |
| 12 | *** run bionic/libc/kernel/tools/update_all.py |
| 13 | *** |
| 14 | *** Any manual change here will be lost the next time this script will |
| 15 | *** be run. You've been warned! |
| 16 | *** |
| 17 | **************************************************************************** |
| 18 | ****************************************************************************/ |
| 19 | #ifndef __RADEON_DRM_H__ |
| 20 | #define __RADEON_DRM_H__ |
Christopher Ferris | 05d08e9 | 2016-02-04 13:16:38 -0800 | [diff] [blame] | 21 | #include "drm.h" |
Christopher Ferris | 106b3a8 | 2016-08-24 12:15:38 -0700 | [diff] [blame] | 22 | #ifdef __cplusplus |
Christopher Ferris | 48fe0ae | 2019-01-10 15:59:33 -0800 | [diff] [blame^] | 23 | extern "C" { |
Christopher Ferris | 106b3a8 | 2016-08-24 12:15:38 -0700 | [diff] [blame] | 24 | #endif |
| 25 | #ifndef __RADEON_SAREA_DEFINES__ |
Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 26 | #define __RADEON_SAREA_DEFINES__ |
| 27 | #define RADEON_UPLOAD_CONTEXT 0x00000001 |
| 28 | #define RADEON_UPLOAD_VERTFMT 0x00000002 |
| 29 | #define RADEON_UPLOAD_LINE 0x00000004 |
Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 30 | #define RADEON_UPLOAD_BUMPMAP 0x00000008 |
| 31 | #define RADEON_UPLOAD_MASKS 0x00000010 |
| 32 | #define RADEON_UPLOAD_VIEWPORT 0x00000020 |
| 33 | #define RADEON_UPLOAD_SETUP 0x00000040 |
Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 34 | #define RADEON_UPLOAD_TCL 0x00000080 |
| 35 | #define RADEON_UPLOAD_MISC 0x00000100 |
| 36 | #define RADEON_UPLOAD_TEX0 0x00000200 |
| 37 | #define RADEON_UPLOAD_TEX1 0x00000400 |
Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 38 | #define RADEON_UPLOAD_TEX2 0x00000800 |
| 39 | #define RADEON_UPLOAD_TEX0IMAGES 0x00001000 |
| 40 | #define RADEON_UPLOAD_TEX1IMAGES 0x00002000 |
| 41 | #define RADEON_UPLOAD_TEX2IMAGES 0x00004000 |
Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 42 | #define RADEON_UPLOAD_CLIPRECTS 0x00008000 |
| 43 | #define RADEON_REQUIRE_QUIESCENCE 0x00010000 |
| 44 | #define RADEON_UPLOAD_ZBIAS 0x00020000 |
| 45 | #define RADEON_UPLOAD_ALL 0x003effff |
Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 46 | #define RADEON_UPLOAD_CONTEXT_ALL 0x003e01ff |
| 47 | #define RADEON_EMIT_PP_MISC 0 |
| 48 | #define RADEON_EMIT_PP_CNTL 1 |
| 49 | #define RADEON_EMIT_RB3D_COLORPITCH 2 |
Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 50 | #define RADEON_EMIT_RE_LINE_PATTERN 3 |
| 51 | #define RADEON_EMIT_SE_LINE_WIDTH 4 |
| 52 | #define RADEON_EMIT_PP_LUM_MATRIX 5 |
| 53 | #define RADEON_EMIT_PP_ROT_MATRIX_0 6 |
Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 54 | #define RADEON_EMIT_RB3D_STENCILREFMASK 7 |
| 55 | #define RADEON_EMIT_SE_VPORT_XSCALE 8 |
| 56 | #define RADEON_EMIT_SE_CNTL 9 |
| 57 | #define RADEON_EMIT_SE_CNTL_STATUS 10 |
Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 58 | #define RADEON_EMIT_RE_MISC 11 |
| 59 | #define RADEON_EMIT_PP_TXFILTER_0 12 |
| 60 | #define RADEON_EMIT_PP_BORDER_COLOR_0 13 |
| 61 | #define RADEON_EMIT_PP_TXFILTER_1 14 |
Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 62 | #define RADEON_EMIT_PP_BORDER_COLOR_1 15 |
| 63 | #define RADEON_EMIT_PP_TXFILTER_2 16 |
| 64 | #define RADEON_EMIT_PP_BORDER_COLOR_2 17 |
| 65 | #define RADEON_EMIT_SE_ZBIAS_FACTOR 18 |
Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 66 | #define RADEON_EMIT_SE_TCL_OUTPUT_VTX_FMT 19 |
| 67 | #define RADEON_EMIT_SE_TCL_MATERIAL_EMMISSIVE_RED 20 |
| 68 | #define R200_EMIT_PP_TXCBLEND_0 21 |
| 69 | #define R200_EMIT_PP_TXCBLEND_1 22 |
Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 70 | #define R200_EMIT_PP_TXCBLEND_2 23 |
| 71 | #define R200_EMIT_PP_TXCBLEND_3 24 |
| 72 | #define R200_EMIT_PP_TXCBLEND_4 25 |
| 73 | #define R200_EMIT_PP_TXCBLEND_5 26 |
Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 74 | #define R200_EMIT_PP_TXCBLEND_6 27 |
| 75 | #define R200_EMIT_PP_TXCBLEND_7 28 |
| 76 | #define R200_EMIT_TCL_LIGHT_MODEL_CTL_0 29 |
| 77 | #define R200_EMIT_TFACTOR_0 30 |
Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 78 | #define R200_EMIT_VTX_FMT_0 31 |
| 79 | #define R200_EMIT_VAP_CTL 32 |
| 80 | #define R200_EMIT_MATRIX_SELECT_0 33 |
| 81 | #define R200_EMIT_TEX_PROC_CTL_2 34 |
Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 82 | #define R200_EMIT_TCL_UCP_VERT_BLEND_CTL 35 |
| 83 | #define R200_EMIT_PP_TXFILTER_0 36 |
| 84 | #define R200_EMIT_PP_TXFILTER_1 37 |
| 85 | #define R200_EMIT_PP_TXFILTER_2 38 |
Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 86 | #define R200_EMIT_PP_TXFILTER_3 39 |
| 87 | #define R200_EMIT_PP_TXFILTER_4 40 |
| 88 | #define R200_EMIT_PP_TXFILTER_5 41 |
| 89 | #define R200_EMIT_PP_TXOFFSET_0 42 |
Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 90 | #define R200_EMIT_PP_TXOFFSET_1 43 |
| 91 | #define R200_EMIT_PP_TXOFFSET_2 44 |
| 92 | #define R200_EMIT_PP_TXOFFSET_3 45 |
| 93 | #define R200_EMIT_PP_TXOFFSET_4 46 |
Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 94 | #define R200_EMIT_PP_TXOFFSET_5 47 |
| 95 | #define R200_EMIT_VTE_CNTL 48 |
| 96 | #define R200_EMIT_OUTPUT_VTX_COMP_SEL 49 |
| 97 | #define R200_EMIT_PP_TAM_DEBUG3 50 |
Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 98 | #define R200_EMIT_PP_CNTL_X 51 |
| 99 | #define R200_EMIT_RB3D_DEPTHXY_OFFSET 52 |
| 100 | #define R200_EMIT_RE_AUX_SCISSOR_CNTL 53 |
| 101 | #define R200_EMIT_RE_SCISSOR_TL_0 54 |
Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 102 | #define R200_EMIT_RE_SCISSOR_TL_1 55 |
| 103 | #define R200_EMIT_RE_SCISSOR_TL_2 56 |
| 104 | #define R200_EMIT_SE_VAP_CNTL_STATUS 57 |
| 105 | #define R200_EMIT_SE_VTX_STATE_CNTL 58 |
Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 106 | #define R200_EMIT_RE_POINTSIZE 59 |
| 107 | #define R200_EMIT_TCL_INPUT_VTX_VECTOR_ADDR_0 60 |
| 108 | #define R200_EMIT_PP_CUBIC_FACES_0 61 |
| 109 | #define R200_EMIT_PP_CUBIC_OFFSETS_0 62 |
Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 110 | #define R200_EMIT_PP_CUBIC_FACES_1 63 |
| 111 | #define R200_EMIT_PP_CUBIC_OFFSETS_1 64 |
| 112 | #define R200_EMIT_PP_CUBIC_FACES_2 65 |
| 113 | #define R200_EMIT_PP_CUBIC_OFFSETS_2 66 |
Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 114 | #define R200_EMIT_PP_CUBIC_FACES_3 67 |
| 115 | #define R200_EMIT_PP_CUBIC_OFFSETS_3 68 |
| 116 | #define R200_EMIT_PP_CUBIC_FACES_4 69 |
| 117 | #define R200_EMIT_PP_CUBIC_OFFSETS_4 70 |
Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 118 | #define R200_EMIT_PP_CUBIC_FACES_5 71 |
| 119 | #define R200_EMIT_PP_CUBIC_OFFSETS_5 72 |
| 120 | #define RADEON_EMIT_PP_TEX_SIZE_0 73 |
| 121 | #define RADEON_EMIT_PP_TEX_SIZE_1 74 |
Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 122 | #define RADEON_EMIT_PP_TEX_SIZE_2 75 |
| 123 | #define R200_EMIT_RB3D_BLENDCOLOR 76 |
| 124 | #define R200_EMIT_TCL_POINT_SPRITE_CNTL 77 |
| 125 | #define RADEON_EMIT_PP_CUBIC_FACES_0 78 |
Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 126 | #define RADEON_EMIT_PP_CUBIC_OFFSETS_T0 79 |
| 127 | #define RADEON_EMIT_PP_CUBIC_FACES_1 80 |
| 128 | #define RADEON_EMIT_PP_CUBIC_OFFSETS_T1 81 |
| 129 | #define RADEON_EMIT_PP_CUBIC_FACES_2 82 |
Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 130 | #define RADEON_EMIT_PP_CUBIC_OFFSETS_T2 83 |
| 131 | #define R200_EMIT_PP_TRI_PERF_CNTL 84 |
| 132 | #define R200_EMIT_PP_AFS_0 85 |
| 133 | #define R200_EMIT_PP_AFS_1 86 |
Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 134 | #define R200_EMIT_ATF_TFACTOR 87 |
| 135 | #define R200_EMIT_PP_TXCTLALL_0 88 |
| 136 | #define R200_EMIT_PP_TXCTLALL_1 89 |
| 137 | #define R200_EMIT_PP_TXCTLALL_2 90 |
Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 138 | #define R200_EMIT_PP_TXCTLALL_3 91 |
| 139 | #define R200_EMIT_PP_TXCTLALL_4 92 |
| 140 | #define R200_EMIT_PP_TXCTLALL_5 93 |
| 141 | #define R200_EMIT_VAP_PVS_CNTL 94 |
Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 142 | #define RADEON_MAX_STATE_PACKETS 95 |
| 143 | #define RADEON_CMD_PACKET 1 |
| 144 | #define RADEON_CMD_SCALARS 2 |
| 145 | #define RADEON_CMD_VECTORS 3 |
Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 146 | #define RADEON_CMD_DMA_DISCARD 4 |
| 147 | #define RADEON_CMD_PACKET3 5 |
| 148 | #define RADEON_CMD_PACKET3_CLIP 6 |
| 149 | #define RADEON_CMD_SCALARS2 7 |
Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 150 | #define RADEON_CMD_WAIT 8 |
| 151 | #define RADEON_CMD_VECLINEAR 9 |
| 152 | typedef union { |
Tao Bao | d7db594 | 2015-01-28 10:07:51 -0800 | [diff] [blame] | 153 | int i; |
Tao Bao | d7db594 | 2015-01-28 10:07:51 -0800 | [diff] [blame] | 154 | struct { |
| 155 | unsigned char cmd_type, pad0, pad1, pad2; |
| 156 | } header; |
| 157 | struct { |
Tao Bao | d7db594 | 2015-01-28 10:07:51 -0800 | [diff] [blame] | 158 | unsigned char cmd_type, packet_id, pad0, pad1; |
| 159 | } packet; |
| 160 | struct { |
| 161 | unsigned char cmd_type, offset, stride, count; |
Tao Bao | d7db594 | 2015-01-28 10:07:51 -0800 | [diff] [blame] | 162 | } scalars; |
| 163 | struct { |
| 164 | unsigned char cmd_type, offset, stride, count; |
| 165 | } vectors; |
Tao Bao | d7db594 | 2015-01-28 10:07:51 -0800 | [diff] [blame] | 166 | struct { |
| 167 | unsigned char cmd_type, addr_lo, addr_hi, count; |
| 168 | } veclinear; |
| 169 | struct { |
Tao Bao | d7db594 | 2015-01-28 10:07:51 -0800 | [diff] [blame] | 170 | unsigned char cmd_type, buf_idx, pad0, pad1; |
| 171 | } dma; |
| 172 | struct { |
| 173 | unsigned char cmd_type, flags, pad0, pad1; |
Tao Bao | d7db594 | 2015-01-28 10:07:51 -0800 | [diff] [blame] | 174 | } wait; |
Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 175 | } drm_radeon_cmd_header_t; |
| 176 | #define RADEON_WAIT_2D 0x1 |
| 177 | #define RADEON_WAIT_3D 0x2 |
Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 178 | #define R300_CMD_PACKET3_CLEAR 0 |
| 179 | #define R300_CMD_PACKET3_RAW 1 |
| 180 | #define R300_CMD_PACKET0 1 |
| 181 | #define R300_CMD_VPU 2 |
Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 182 | #define R300_CMD_PACKET3 3 |
| 183 | #define R300_CMD_END3D 4 |
| 184 | #define R300_CMD_CP_DELAY 5 |
| 185 | #define R300_CMD_DMA_DISCARD 6 |
Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 186 | #define R300_CMD_WAIT 7 |
| 187 | #define R300_WAIT_2D 0x1 |
| 188 | #define R300_WAIT_3D 0x2 |
| 189 | #define R300_WAIT_2D_CLEAN 0x3 |
Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 190 | #define R300_WAIT_3D_CLEAN 0x4 |
| 191 | #define R300_NEW_WAIT_2D_3D 0x3 |
| 192 | #define R300_NEW_WAIT_2D_2D_CLEAN 0x4 |
| 193 | #define R300_NEW_WAIT_3D_3D_CLEAN 0x6 |
Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 194 | #define R300_NEW_WAIT_2D_2D_CLEAN_3D_3D_CLEAN 0x8 |
| 195 | #define R300_CMD_SCRATCH 8 |
| 196 | #define R300_CMD_R500FP 9 |
| 197 | typedef union { |
Tao Bao | d7db594 | 2015-01-28 10:07:51 -0800 | [diff] [blame] | 198 | unsigned int u; |
| 199 | struct { |
| 200 | unsigned char cmd_type, pad0, pad1, pad2; |
| 201 | } header; |
Tao Bao | d7db594 | 2015-01-28 10:07:51 -0800 | [diff] [blame] | 202 | struct { |
| 203 | unsigned char cmd_type, count, reglo, reghi; |
| 204 | } packet0; |
| 205 | struct { |
Tao Bao | d7db594 | 2015-01-28 10:07:51 -0800 | [diff] [blame] | 206 | unsigned char cmd_type, count, adrlo, adrhi; |
| 207 | } vpu; |
| 208 | struct { |
| 209 | unsigned char cmd_type, packet, pad0, pad1; |
Tao Bao | d7db594 | 2015-01-28 10:07:51 -0800 | [diff] [blame] | 210 | } packet3; |
| 211 | struct { |
| 212 | unsigned char cmd_type, packet; |
| 213 | unsigned short count; |
Tao Bao | d7db594 | 2015-01-28 10:07:51 -0800 | [diff] [blame] | 214 | } delay; |
| 215 | struct { |
| 216 | unsigned char cmd_type, buf_idx, pad0, pad1; |
| 217 | } dma; |
Tao Bao | d7db594 | 2015-01-28 10:07:51 -0800 | [diff] [blame] | 218 | struct { |
| 219 | unsigned char cmd_type, flags, pad0, pad1; |
| 220 | } wait; |
| 221 | struct { |
Tao Bao | d7db594 | 2015-01-28 10:07:51 -0800 | [diff] [blame] | 222 | unsigned char cmd_type, reg, n_bufs, flags; |
| 223 | } scratch; |
| 224 | struct { |
| 225 | unsigned char cmd_type, count, adrlo, adrhi_flags; |
Tao Bao | d7db594 | 2015-01-28 10:07:51 -0800 | [diff] [blame] | 226 | } r500fp; |
Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 227 | } drm_r300_cmd_header_t; |
| 228 | #define RADEON_FRONT 0x1 |
| 229 | #define RADEON_BACK 0x2 |
Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 230 | #define RADEON_DEPTH 0x4 |
| 231 | #define RADEON_STENCIL 0x8 |
| 232 | #define RADEON_CLEAR_FASTZ 0x80000000 |
| 233 | #define RADEON_USE_HIERZ 0x40000000 |
Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 234 | #define RADEON_USE_COMP_ZBUF 0x20000000 |
| 235 | #define R500FP_CONSTANT_TYPE (1 << 1) |
| 236 | #define R500FP_CONSTANT_CLAMP (1 << 2) |
| 237 | #define RADEON_POINTS 0x1 |
Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 238 | #define RADEON_LINES 0x2 |
| 239 | #define RADEON_LINE_STRIP 0x3 |
| 240 | #define RADEON_TRIANGLES 0x4 |
| 241 | #define RADEON_TRIANGLE_FAN 0x5 |
Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 242 | #define RADEON_TRIANGLE_STRIP 0x6 |
| 243 | #define RADEON_BUFFER_SIZE 65536 |
| 244 | #define RADEON_INDEX_PRIM_OFFSET 20 |
| 245 | #define RADEON_SCRATCH_REG_OFFSET 32 |
Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 246 | #define R600_SCRATCH_REG_OFFSET 256 |
| 247 | #define RADEON_NR_SAREA_CLIPRECTS 12 |
| 248 | #define RADEON_LOCAL_TEX_HEAP 0 |
| 249 | #define RADEON_GART_TEX_HEAP 1 |
Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 250 | #define RADEON_NR_TEX_HEAPS 2 |
| 251 | #define RADEON_NR_TEX_REGIONS 64 |
| 252 | #define RADEON_LOG_TEX_GRANULARITY 16 |
| 253 | #define RADEON_MAX_TEXTURE_LEVELS 12 |
Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 254 | #define RADEON_MAX_TEXTURE_UNITS 3 |
| 255 | #define RADEON_MAX_SURFACES 8 |
| 256 | #define RADEON_OFFSET_SHIFT 10 |
| 257 | #define RADEON_OFFSET_ALIGN (1 << RADEON_OFFSET_SHIFT) |
Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 258 | #define RADEON_OFFSET_MASK (RADEON_OFFSET_ALIGN - 1) |
| 259 | #endif |
| 260 | typedef struct { |
Tao Bao | d7db594 | 2015-01-28 10:07:51 -0800 | [diff] [blame] | 261 | unsigned int red; |
Tao Bao | d7db594 | 2015-01-28 10:07:51 -0800 | [diff] [blame] | 262 | unsigned int green; |
| 263 | unsigned int blue; |
| 264 | unsigned int alpha; |
Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 265 | } radeon_color_regs_t; |
Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 266 | typedef struct { |
Tao Bao | d7db594 | 2015-01-28 10:07:51 -0800 | [diff] [blame] | 267 | unsigned int pp_misc; |
| 268 | unsigned int pp_fog_color; |
| 269 | unsigned int re_solid_color; |
Tao Bao | d7db594 | 2015-01-28 10:07:51 -0800 | [diff] [blame] | 270 | unsigned int rb3d_blendcntl; |
| 271 | unsigned int rb3d_depthoffset; |
| 272 | unsigned int rb3d_depthpitch; |
| 273 | unsigned int rb3d_zstencilcntl; |
Tao Bao | d7db594 | 2015-01-28 10:07:51 -0800 | [diff] [blame] | 274 | unsigned int pp_cntl; |
| 275 | unsigned int rb3d_cntl; |
| 276 | unsigned int rb3d_coloroffset; |
| 277 | unsigned int re_width_height; |
Tao Bao | d7db594 | 2015-01-28 10:07:51 -0800 | [diff] [blame] | 278 | unsigned int rb3d_colorpitch; |
| 279 | unsigned int se_cntl; |
| 280 | unsigned int se_coord_fmt; |
| 281 | unsigned int re_line_pattern; |
Tao Bao | d7db594 | 2015-01-28 10:07:51 -0800 | [diff] [blame] | 282 | unsigned int re_line_state; |
| 283 | unsigned int se_line_width; |
| 284 | unsigned int pp_lum_matrix; |
| 285 | unsigned int pp_rot_matrix_0; |
Tao Bao | d7db594 | 2015-01-28 10:07:51 -0800 | [diff] [blame] | 286 | unsigned int pp_rot_matrix_1; |
| 287 | unsigned int rb3d_stencilrefmask; |
| 288 | unsigned int rb3d_ropcntl; |
| 289 | unsigned int rb3d_planemask; |
Tao Bao | d7db594 | 2015-01-28 10:07:51 -0800 | [diff] [blame] | 290 | unsigned int se_vport_xscale; |
| 291 | unsigned int se_vport_xoffset; |
| 292 | unsigned int se_vport_yscale; |
| 293 | unsigned int se_vport_yoffset; |
Tao Bao | d7db594 | 2015-01-28 10:07:51 -0800 | [diff] [blame] | 294 | unsigned int se_vport_zscale; |
| 295 | unsigned int se_vport_zoffset; |
| 296 | unsigned int se_cntl_status; |
| 297 | unsigned int re_top_left; |
Tao Bao | d7db594 | 2015-01-28 10:07:51 -0800 | [diff] [blame] | 298 | unsigned int re_misc; |
Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 299 | } drm_radeon_context_regs_t; |
| 300 | typedef struct { |
Tao Bao | d7db594 | 2015-01-28 10:07:51 -0800 | [diff] [blame] | 301 | unsigned int se_zbias_factor; |
Tao Bao | d7db594 | 2015-01-28 10:07:51 -0800 | [diff] [blame] | 302 | unsigned int se_zbias_constant; |
Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 303 | } drm_radeon_context2_regs_t; |
| 304 | typedef struct { |
Tao Bao | d7db594 | 2015-01-28 10:07:51 -0800 | [diff] [blame] | 305 | unsigned int pp_txfilter; |
Tao Bao | d7db594 | 2015-01-28 10:07:51 -0800 | [diff] [blame] | 306 | unsigned int pp_txformat; |
| 307 | unsigned int pp_txoffset; |
| 308 | unsigned int pp_txcblend; |
| 309 | unsigned int pp_txablend; |
Tao Bao | d7db594 | 2015-01-28 10:07:51 -0800 | [diff] [blame] | 310 | unsigned int pp_tfactor; |
| 311 | unsigned int pp_border_color; |
Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 312 | } drm_radeon_texture_regs_t; |
| 313 | typedef struct { |
Tao Bao | d7db594 | 2015-01-28 10:07:51 -0800 | [diff] [blame] | 314 | unsigned int start; |
| 315 | unsigned int finish; |
| 316 | unsigned int prim : 8; |
| 317 | unsigned int stateidx : 8; |
Tao Bao | d7db594 | 2015-01-28 10:07:51 -0800 | [diff] [blame] | 318 | unsigned int numverts : 16; |
| 319 | unsigned int vc_format; |
Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 320 | } drm_radeon_prim_t; |
| 321 | typedef struct { |
Tao Bao | d7db594 | 2015-01-28 10:07:51 -0800 | [diff] [blame] | 322 | drm_radeon_context_regs_t context; |
| 323 | drm_radeon_texture_regs_t tex[RADEON_MAX_TEXTURE_UNITS]; |
| 324 | drm_radeon_context2_regs_t context2; |
| 325 | unsigned int dirty; |
Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 326 | } drm_radeon_state_t; |
| 327 | typedef struct { |
Tao Bao | d7db594 | 2015-01-28 10:07:51 -0800 | [diff] [blame] | 328 | drm_radeon_context_regs_t context_state; |
| 329 | drm_radeon_texture_regs_t tex_state[RADEON_MAX_TEXTURE_UNITS]; |
Tao Bao | d7db594 | 2015-01-28 10:07:51 -0800 | [diff] [blame] | 330 | unsigned int dirty; |
| 331 | unsigned int vertsize; |
| 332 | unsigned int vc_format; |
| 333 | struct drm_clip_rect boxes[RADEON_NR_SAREA_CLIPRECTS]; |
Tao Bao | d7db594 | 2015-01-28 10:07:51 -0800 | [diff] [blame] | 334 | unsigned int nbox; |
| 335 | unsigned int last_frame; |
| 336 | unsigned int last_dispatch; |
| 337 | unsigned int last_clear; |
Tao Bao | d7db594 | 2015-01-28 10:07:51 -0800 | [diff] [blame] | 338 | struct drm_tex_region tex_list[RADEON_NR_TEX_HEAPS][RADEON_NR_TEX_REGIONS + 1]; |
| 339 | unsigned int tex_age[RADEON_NR_TEX_HEAPS]; |
| 340 | int ctx_owner; |
| 341 | int pfState; |
Tao Bao | d7db594 | 2015-01-28 10:07:51 -0800 | [diff] [blame] | 342 | int pfCurrentPage; |
| 343 | int crtc2_base; |
| 344 | int tiling_enabled; |
Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 345 | } drm_radeon_sarea_t; |
| 346 | #define DRM_RADEON_CP_INIT 0x00 |
| 347 | #define DRM_RADEON_CP_START 0x01 |
| 348 | #define DRM_RADEON_CP_STOP 0x02 |
Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 349 | #define DRM_RADEON_CP_RESET 0x03 |
| 350 | #define DRM_RADEON_CP_IDLE 0x04 |
| 351 | #define DRM_RADEON_RESET 0x05 |
| 352 | #define DRM_RADEON_FULLSCREEN 0x06 |
Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 353 | #define DRM_RADEON_SWAP 0x07 |
| 354 | #define DRM_RADEON_CLEAR 0x08 |
| 355 | #define DRM_RADEON_VERTEX 0x09 |
| 356 | #define DRM_RADEON_INDICES 0x0A |
Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 357 | #define DRM_RADEON_NOT_USED |
| 358 | #define DRM_RADEON_STIPPLE 0x0C |
| 359 | #define DRM_RADEON_INDIRECT 0x0D |
| 360 | #define DRM_RADEON_TEXTURE 0x0E |
Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 361 | #define DRM_RADEON_VERTEX2 0x0F |
| 362 | #define DRM_RADEON_CMDBUF 0x10 |
| 363 | #define DRM_RADEON_GETPARAM 0x11 |
| 364 | #define DRM_RADEON_FLIP 0x12 |
Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 365 | #define DRM_RADEON_ALLOC 0x13 |
| 366 | #define DRM_RADEON_FREE 0x14 |
| 367 | #define DRM_RADEON_INIT_HEAP 0x15 |
| 368 | #define DRM_RADEON_IRQ_EMIT 0x16 |
Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 369 | #define DRM_RADEON_IRQ_WAIT 0x17 |
| 370 | #define DRM_RADEON_CP_RESUME 0x18 |
| 371 | #define DRM_RADEON_SETPARAM 0x19 |
| 372 | #define DRM_RADEON_SURF_ALLOC 0x1a |
Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 373 | #define DRM_RADEON_SURF_FREE 0x1b |
| 374 | #define DRM_RADEON_GEM_INFO 0x1c |
| 375 | #define DRM_RADEON_GEM_CREATE 0x1d |
| 376 | #define DRM_RADEON_GEM_MMAP 0x1e |
Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 377 | #define DRM_RADEON_GEM_PREAD 0x21 |
| 378 | #define DRM_RADEON_GEM_PWRITE 0x22 |
| 379 | #define DRM_RADEON_GEM_SET_DOMAIN 0x23 |
| 380 | #define DRM_RADEON_GEM_WAIT_IDLE 0x24 |
Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 381 | #define DRM_RADEON_CS 0x26 |
| 382 | #define DRM_RADEON_INFO 0x27 |
| 383 | #define DRM_RADEON_GEM_SET_TILING 0x28 |
| 384 | #define DRM_RADEON_GEM_GET_TILING 0x29 |
Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 385 | #define DRM_RADEON_GEM_BUSY 0x2a |
| 386 | #define DRM_RADEON_GEM_VA 0x2b |
Christopher Ferris | ba8d4f4 | 2014-09-03 19:56:49 -0700 | [diff] [blame] | 387 | #define DRM_RADEON_GEM_OP 0x2c |
Christopher Ferris | 82d7504 | 2015-01-26 10:57:07 -0800 | [diff] [blame] | 388 | #define DRM_RADEON_GEM_USERPTR 0x2d |
Tao Bao | d7db594 | 2015-01-28 10:07:51 -0800 | [diff] [blame] | 389 | #define DRM_IOCTL_RADEON_CP_INIT DRM_IOW(DRM_COMMAND_BASE + DRM_RADEON_CP_INIT, drm_radeon_init_t) |
Tao Bao | d7db594 | 2015-01-28 10:07:51 -0800 | [diff] [blame] | 390 | #define DRM_IOCTL_RADEON_CP_START DRM_IO(DRM_COMMAND_BASE + DRM_RADEON_CP_START) |
| 391 | #define DRM_IOCTL_RADEON_CP_STOP DRM_IOW(DRM_COMMAND_BASE + DRM_RADEON_CP_STOP, drm_radeon_cp_stop_t) |
| 392 | #define DRM_IOCTL_RADEON_CP_RESET DRM_IO(DRM_COMMAND_BASE + DRM_RADEON_CP_RESET) |
| 393 | #define DRM_IOCTL_RADEON_CP_IDLE DRM_IO(DRM_COMMAND_BASE + DRM_RADEON_CP_IDLE) |
Tao Bao | d7db594 | 2015-01-28 10:07:51 -0800 | [diff] [blame] | 394 | #define DRM_IOCTL_RADEON_RESET DRM_IO(DRM_COMMAND_BASE + DRM_RADEON_RESET) |
| 395 | #define DRM_IOCTL_RADEON_FULLSCREEN DRM_IOW(DRM_COMMAND_BASE + DRM_RADEON_FULLSCREEN, drm_radeon_fullscreen_t) |
| 396 | #define DRM_IOCTL_RADEON_SWAP DRM_IO(DRM_COMMAND_BASE + DRM_RADEON_SWAP) |
| 397 | #define DRM_IOCTL_RADEON_CLEAR DRM_IOW(DRM_COMMAND_BASE + DRM_RADEON_CLEAR, drm_radeon_clear_t) |
Tao Bao | d7db594 | 2015-01-28 10:07:51 -0800 | [diff] [blame] | 398 | #define DRM_IOCTL_RADEON_VERTEX DRM_IOW(DRM_COMMAND_BASE + DRM_RADEON_VERTEX, drm_radeon_vertex_t) |
| 399 | #define DRM_IOCTL_RADEON_INDICES DRM_IOW(DRM_COMMAND_BASE + DRM_RADEON_INDICES, drm_radeon_indices_t) |
| 400 | #define DRM_IOCTL_RADEON_STIPPLE DRM_IOW(DRM_COMMAND_BASE + DRM_RADEON_STIPPLE, drm_radeon_stipple_t) |
Christopher Ferris | 82d7504 | 2015-01-26 10:57:07 -0800 | [diff] [blame] | 401 | #define DRM_IOCTL_RADEON_INDIRECT DRM_IOWR(DRM_COMMAND_BASE + DRM_RADEON_INDIRECT, drm_radeon_indirect_t) |
Christopher Ferris | ba8d4f4 | 2014-09-03 19:56:49 -0700 | [diff] [blame] | 402 | #define DRM_IOCTL_RADEON_TEXTURE DRM_IOWR(DRM_COMMAND_BASE + DRM_RADEON_TEXTURE, drm_radeon_texture_t) |
Tao Bao | d7db594 | 2015-01-28 10:07:51 -0800 | [diff] [blame] | 403 | #define DRM_IOCTL_RADEON_VERTEX2 DRM_IOW(DRM_COMMAND_BASE + DRM_RADEON_VERTEX2, drm_radeon_vertex2_t) |
| 404 | #define DRM_IOCTL_RADEON_CMDBUF DRM_IOW(DRM_COMMAND_BASE + DRM_RADEON_CMDBUF, drm_radeon_cmd_buffer_t) |
Christopher Ferris | 82d7504 | 2015-01-26 10:57:07 -0800 | [diff] [blame] | 405 | #define DRM_IOCTL_RADEON_GETPARAM DRM_IOWR(DRM_COMMAND_BASE + DRM_RADEON_GETPARAM, drm_radeon_getparam_t) |
Tao Bao | d7db594 | 2015-01-28 10:07:51 -0800 | [diff] [blame] | 406 | #define DRM_IOCTL_RADEON_FLIP DRM_IO(DRM_COMMAND_BASE + DRM_RADEON_FLIP) |
Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 407 | #define DRM_IOCTL_RADEON_ALLOC DRM_IOWR(DRM_COMMAND_BASE + DRM_RADEON_ALLOC, drm_radeon_mem_alloc_t) |
Tao Bao | d7db594 | 2015-01-28 10:07:51 -0800 | [diff] [blame] | 408 | #define DRM_IOCTL_RADEON_FREE DRM_IOW(DRM_COMMAND_BASE + DRM_RADEON_FREE, drm_radeon_mem_free_t) |
| 409 | #define DRM_IOCTL_RADEON_INIT_HEAP DRM_IOW(DRM_COMMAND_BASE + DRM_RADEON_INIT_HEAP, drm_radeon_mem_init_heap_t) |
Christopher Ferris | ba8d4f4 | 2014-09-03 19:56:49 -0700 | [diff] [blame] | 410 | #define DRM_IOCTL_RADEON_IRQ_EMIT DRM_IOWR(DRM_COMMAND_BASE + DRM_RADEON_IRQ_EMIT, drm_radeon_irq_emit_t) |
Tao Bao | d7db594 | 2015-01-28 10:07:51 -0800 | [diff] [blame] | 411 | #define DRM_IOCTL_RADEON_IRQ_WAIT DRM_IOW(DRM_COMMAND_BASE + DRM_RADEON_IRQ_WAIT, drm_radeon_irq_wait_t) |
| 412 | #define DRM_IOCTL_RADEON_CP_RESUME DRM_IO(DRM_COMMAND_BASE + DRM_RADEON_CP_RESUME) |
| 413 | #define DRM_IOCTL_RADEON_SETPARAM DRM_IOW(DRM_COMMAND_BASE + DRM_RADEON_SETPARAM, drm_radeon_setparam_t) |
Tao Bao | d7db594 | 2015-01-28 10:07:51 -0800 | [diff] [blame] | 414 | #define DRM_IOCTL_RADEON_SURF_ALLOC DRM_IOW(DRM_COMMAND_BASE + DRM_RADEON_SURF_ALLOC, drm_radeon_surface_alloc_t) |
| 415 | #define DRM_IOCTL_RADEON_SURF_FREE DRM_IOW(DRM_COMMAND_BASE + DRM_RADEON_SURF_FREE, drm_radeon_surface_free_t) |
Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 416 | #define DRM_IOCTL_RADEON_GEM_INFO DRM_IOWR(DRM_COMMAND_BASE + DRM_RADEON_GEM_INFO, struct drm_radeon_gem_info) |
Christopher Ferris | 82d7504 | 2015-01-26 10:57:07 -0800 | [diff] [blame] | 417 | #define DRM_IOCTL_RADEON_GEM_CREATE DRM_IOWR(DRM_COMMAND_BASE + DRM_RADEON_GEM_CREATE, struct drm_radeon_gem_create) |
Christopher Ferris | ba8d4f4 | 2014-09-03 19:56:49 -0700 | [diff] [blame] | 418 | #define DRM_IOCTL_RADEON_GEM_MMAP DRM_IOWR(DRM_COMMAND_BASE + DRM_RADEON_GEM_MMAP, struct drm_radeon_gem_mmap) |
Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 419 | #define DRM_IOCTL_RADEON_GEM_PREAD DRM_IOWR(DRM_COMMAND_BASE + DRM_RADEON_GEM_PREAD, struct drm_radeon_gem_pread) |
| 420 | #define DRM_IOCTL_RADEON_GEM_PWRITE DRM_IOWR(DRM_COMMAND_BASE + DRM_RADEON_GEM_PWRITE, struct drm_radeon_gem_pwrite) |
Christopher Ferris | 82d7504 | 2015-01-26 10:57:07 -0800 | [diff] [blame] | 421 | #define DRM_IOCTL_RADEON_GEM_SET_DOMAIN DRM_IOWR(DRM_COMMAND_BASE + DRM_RADEON_GEM_SET_DOMAIN, struct drm_radeon_gem_set_domain) |
Christopher Ferris | ba8d4f4 | 2014-09-03 19:56:49 -0700 | [diff] [blame] | 422 | #define DRM_IOCTL_RADEON_GEM_WAIT_IDLE DRM_IOW(DRM_COMMAND_BASE + DRM_RADEON_GEM_WAIT_IDLE, struct drm_radeon_gem_wait_idle) |
Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 423 | #define DRM_IOCTL_RADEON_CS DRM_IOWR(DRM_COMMAND_BASE + DRM_RADEON_CS, struct drm_radeon_cs) |
| 424 | #define DRM_IOCTL_RADEON_INFO DRM_IOWR(DRM_COMMAND_BASE + DRM_RADEON_INFO, struct drm_radeon_info) |
Christopher Ferris | 82d7504 | 2015-01-26 10:57:07 -0800 | [diff] [blame] | 425 | #define DRM_IOCTL_RADEON_GEM_SET_TILING DRM_IOWR(DRM_COMMAND_BASE + DRM_RADEON_GEM_SET_TILING, struct drm_radeon_gem_set_tiling) |
Christopher Ferris | ba8d4f4 | 2014-09-03 19:56:49 -0700 | [diff] [blame] | 426 | #define DRM_IOCTL_RADEON_GEM_GET_TILING DRM_IOWR(DRM_COMMAND_BASE + DRM_RADEON_GEM_GET_TILING, struct drm_radeon_gem_get_tiling) |
Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 427 | #define DRM_IOCTL_RADEON_GEM_BUSY DRM_IOWR(DRM_COMMAND_BASE + DRM_RADEON_GEM_BUSY, struct drm_radeon_gem_busy) |
| 428 | #define DRM_IOCTL_RADEON_GEM_VA DRM_IOWR(DRM_COMMAND_BASE + DRM_RADEON_GEM_VA, struct drm_radeon_gem_va) |
Christopher Ferris | 82d7504 | 2015-01-26 10:57:07 -0800 | [diff] [blame] | 429 | #define DRM_IOCTL_RADEON_GEM_OP DRM_IOWR(DRM_COMMAND_BASE + DRM_RADEON_GEM_OP, struct drm_radeon_gem_op) |
| 430 | #define DRM_IOCTL_RADEON_GEM_USERPTR DRM_IOWR(DRM_COMMAND_BASE + DRM_RADEON_GEM_USERPTR, struct drm_radeon_gem_userptr) |
Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 431 | typedef struct drm_radeon_init { |
Tao Bao | d7db594 | 2015-01-28 10:07:51 -0800 | [diff] [blame] | 432 | enum { |
| 433 | RADEON_INIT_CP = 0x01, |
Tao Bao | d7db594 | 2015-01-28 10:07:51 -0800 | [diff] [blame] | 434 | RADEON_CLEANUP_CP = 0x02, |
| 435 | RADEON_INIT_R200_CP = 0x03, |
| 436 | RADEON_INIT_R300_CP = 0x04, |
| 437 | RADEON_INIT_R600_CP = 0x05 |
Tao Bao | d7db594 | 2015-01-28 10:07:51 -0800 | [diff] [blame] | 438 | } func; |
| 439 | unsigned long sarea_priv_offset; |
| 440 | int is_pci; |
| 441 | int cp_mode; |
Tao Bao | d7db594 | 2015-01-28 10:07:51 -0800 | [diff] [blame] | 442 | int gart_size; |
| 443 | int ring_size; |
| 444 | int usec_timeout; |
| 445 | unsigned int fb_bpp; |
Tao Bao | d7db594 | 2015-01-28 10:07:51 -0800 | [diff] [blame] | 446 | unsigned int front_offset, front_pitch; |
| 447 | unsigned int back_offset, back_pitch; |
| 448 | unsigned int depth_bpp; |
| 449 | unsigned int depth_offset, depth_pitch; |
Tao Bao | d7db594 | 2015-01-28 10:07:51 -0800 | [diff] [blame] | 450 | unsigned long fb_offset; |
| 451 | unsigned long mmio_offset; |
| 452 | unsigned long ring_offset; |
| 453 | unsigned long ring_rptr_offset; |
Tao Bao | d7db594 | 2015-01-28 10:07:51 -0800 | [diff] [blame] | 454 | unsigned long buffers_offset; |
| 455 | unsigned long gart_textures_offset; |
Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 456 | } drm_radeon_init_t; |
Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 457 | typedef struct drm_radeon_cp_stop { |
Tao Bao | d7db594 | 2015-01-28 10:07:51 -0800 | [diff] [blame] | 458 | int flush; |
| 459 | int idle; |
Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 460 | } drm_radeon_cp_stop_t; |
Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 461 | typedef struct drm_radeon_fullscreen { |
Tao Bao | d7db594 | 2015-01-28 10:07:51 -0800 | [diff] [blame] | 462 | enum { |
| 463 | RADEON_INIT_FULLSCREEN = 0x01, |
| 464 | RADEON_CLEANUP_FULLSCREEN = 0x02 |
| 465 | } func; |
Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 466 | } drm_radeon_fullscreen_t; |
| 467 | #define CLEAR_X1 0 |
| 468 | #define CLEAR_Y1 1 |
Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 469 | #define CLEAR_X2 2 |
| 470 | #define CLEAR_Y2 3 |
| 471 | #define CLEAR_DEPTH 4 |
| 472 | typedef union drm_radeon_clear_rect { |
Tao Bao | d7db594 | 2015-01-28 10:07:51 -0800 | [diff] [blame] | 473 | float f[5]; |
Tao Bao | d7db594 | 2015-01-28 10:07:51 -0800 | [diff] [blame] | 474 | unsigned int ui[5]; |
Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 475 | } drm_radeon_clear_rect_t; |
| 476 | typedef struct drm_radeon_clear { |
Tao Bao | d7db594 | 2015-01-28 10:07:51 -0800 | [diff] [blame] | 477 | unsigned int flags; |
Tao Bao | d7db594 | 2015-01-28 10:07:51 -0800 | [diff] [blame] | 478 | unsigned int clear_color; |
| 479 | unsigned int clear_depth; |
| 480 | unsigned int color_mask; |
| 481 | unsigned int depth_mask; |
Tao Bao | d7db594 | 2015-01-28 10:07:51 -0800 | [diff] [blame] | 482 | drm_radeon_clear_rect_t __user * depth_boxes; |
Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 483 | } drm_radeon_clear_t; |
| 484 | typedef struct drm_radeon_vertex { |
Tao Bao | d7db594 | 2015-01-28 10:07:51 -0800 | [diff] [blame] | 485 | int prim; |
Tao Bao | d7db594 | 2015-01-28 10:07:51 -0800 | [diff] [blame] | 486 | int idx; |
| 487 | int count; |
| 488 | int discard; |
Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 489 | } drm_radeon_vertex_t; |
| 490 | typedef struct drm_radeon_indices { |
Tao Bao | d7db594 | 2015-01-28 10:07:51 -0800 | [diff] [blame] | 491 | int prim; |
| 492 | int idx; |
| 493 | int start; |
Tao Bao | d7db594 | 2015-01-28 10:07:51 -0800 | [diff] [blame] | 494 | int end; |
| 495 | int discard; |
Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 496 | } drm_radeon_indices_t; |
Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 497 | typedef struct drm_radeon_vertex2 { |
Tao Bao | d7db594 | 2015-01-28 10:07:51 -0800 | [diff] [blame] | 498 | int idx; |
| 499 | int discard; |
| 500 | int nr_states; |
| 501 | drm_radeon_state_t __user * state; |
Tao Bao | d7db594 | 2015-01-28 10:07:51 -0800 | [diff] [blame] | 502 | int nr_prims; |
| 503 | drm_radeon_prim_t __user * prim; |
Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 504 | } drm_radeon_vertex2_t; |
Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 505 | typedef struct drm_radeon_cmd_buffer { |
Tao Bao | d7db594 | 2015-01-28 10:07:51 -0800 | [diff] [blame] | 506 | int bufsz; |
| 507 | char __user * buf; |
| 508 | int nbox; |
| 509 | struct drm_clip_rect __user * boxes; |
Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 510 | } drm_radeon_cmd_buffer_t; |
| 511 | typedef struct drm_radeon_tex_image { |
Tao Bao | d7db594 | 2015-01-28 10:07:51 -0800 | [diff] [blame] | 512 | unsigned int x, y; |
| 513 | unsigned int width, height; |
Tao Bao | d7db594 | 2015-01-28 10:07:51 -0800 | [diff] [blame] | 514 | const void __user * data; |
Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 515 | } drm_radeon_tex_image_t; |
| 516 | typedef struct drm_radeon_texture { |
Tao Bao | d7db594 | 2015-01-28 10:07:51 -0800 | [diff] [blame] | 517 | unsigned int offset; |
Tao Bao | d7db594 | 2015-01-28 10:07:51 -0800 | [diff] [blame] | 518 | int pitch; |
| 519 | int format; |
| 520 | int width; |
| 521 | int height; |
Tao Bao | d7db594 | 2015-01-28 10:07:51 -0800 | [diff] [blame] | 522 | drm_radeon_tex_image_t __user * image; |
Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 523 | } drm_radeon_texture_t; |
| 524 | typedef struct drm_radeon_stipple { |
Tao Bao | d7db594 | 2015-01-28 10:07:51 -0800 | [diff] [blame] | 525 | unsigned int __user * mask; |
Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 526 | } drm_radeon_stipple_t; |
| 527 | typedef struct drm_radeon_indirect { |
Tao Bao | d7db594 | 2015-01-28 10:07:51 -0800 | [diff] [blame] | 528 | int idx; |
| 529 | int start; |
Tao Bao | d7db594 | 2015-01-28 10:07:51 -0800 | [diff] [blame] | 530 | int end; |
| 531 | int discard; |
Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 532 | } drm_radeon_indirect_t; |
Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 533 | #define RADEON_CARD_PCI 0 |
| 534 | #define RADEON_CARD_AGP 1 |
| 535 | #define RADEON_CARD_PCIE 2 |
| 536 | #define RADEON_PARAM_GART_BUFFER_OFFSET 1 |
Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 537 | #define RADEON_PARAM_LAST_FRAME 2 |
| 538 | #define RADEON_PARAM_LAST_DISPATCH 3 |
| 539 | #define RADEON_PARAM_LAST_CLEAR 4 |
| 540 | #define RADEON_PARAM_IRQ_NR 5 |
Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 541 | #define RADEON_PARAM_GART_BASE 6 |
| 542 | #define RADEON_PARAM_REGISTER_HANDLE 7 |
| 543 | #define RADEON_PARAM_STATUS_HANDLE 8 |
| 544 | #define RADEON_PARAM_SAREA_HANDLE 9 |
Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 545 | #define RADEON_PARAM_GART_TEX_HANDLE 10 |
| 546 | #define RADEON_PARAM_SCRATCH_OFFSET 11 |
| 547 | #define RADEON_PARAM_CARD_TYPE 12 |
| 548 | #define RADEON_PARAM_VBLANK_CRTC 13 |
Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 549 | #define RADEON_PARAM_FB_LOCATION 14 |
| 550 | #define RADEON_PARAM_NUM_GB_PIPES 15 |
| 551 | #define RADEON_PARAM_DEVICE_ID 16 |
| 552 | #define RADEON_PARAM_NUM_Z_PIPES 17 |
Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 553 | typedef struct drm_radeon_getparam { |
Tao Bao | d7db594 | 2015-01-28 10:07:51 -0800 | [diff] [blame] | 554 | int param; |
| 555 | void __user * value; |
| 556 | } drm_radeon_getparam_t; |
Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 557 | #define RADEON_MEM_REGION_GART 1 |
| 558 | #define RADEON_MEM_REGION_FB 2 |
| 559 | typedef struct drm_radeon_mem_alloc { |
Tao Bao | d7db594 | 2015-01-28 10:07:51 -0800 | [diff] [blame] | 560 | int region; |
| 561 | int alignment; |
Tao Bao | d7db594 | 2015-01-28 10:07:51 -0800 | [diff] [blame] | 562 | int size; |
| 563 | int __user * region_offset; |
Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 564 | } drm_radeon_mem_alloc_t; |
Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 565 | typedef struct drm_radeon_mem_free { |
Tao Bao | d7db594 | 2015-01-28 10:07:51 -0800 | [diff] [blame] | 566 | int region; |
| 567 | int region_offset; |
Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 568 | } drm_radeon_mem_free_t; |
Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 569 | typedef struct drm_radeon_mem_init_heap { |
Tao Bao | d7db594 | 2015-01-28 10:07:51 -0800 | [diff] [blame] | 570 | int region; |
| 571 | int size; |
| 572 | int start; |
Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 573 | } drm_radeon_mem_init_heap_t; |
Tao Bao | d7db594 | 2015-01-28 10:07:51 -0800 | [diff] [blame] | 574 | typedef struct drm_radeon_irq_emit { |
| 575 | int __user * irq_seq; |
| 576 | } drm_radeon_irq_emit_t; |
Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 577 | typedef struct drm_radeon_irq_wait { |
Tao Bao | d7db594 | 2015-01-28 10:07:51 -0800 | [diff] [blame] | 578 | int irq_seq; |
Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 579 | } drm_radeon_irq_wait_t; |
| 580 | typedef struct drm_radeon_setparam { |
Tao Bao | d7db594 | 2015-01-28 10:07:51 -0800 | [diff] [blame] | 581 | unsigned int param; |
Tao Bao | d7db594 | 2015-01-28 10:07:51 -0800 | [diff] [blame] | 582 | __s64 value; |
Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 583 | } drm_radeon_setparam_t; |
| 584 | #define RADEON_SETPARAM_FB_LOCATION 1 |
Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 585 | #define RADEON_SETPARAM_SWITCH_TILING 2 |
| 586 | #define RADEON_SETPARAM_PCIGART_LOCATION 3 |
| 587 | #define RADEON_SETPARAM_NEW_MEMMAP 4 |
| 588 | #define RADEON_SETPARAM_PCIGART_TABLE_SIZE 5 |
Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 589 | #define RADEON_SETPARAM_VBLANK_CRTC 6 |
Tao Bao | d7db594 | 2015-01-28 10:07:51 -0800 | [diff] [blame] | 590 | typedef struct drm_radeon_surface_alloc { |
| 591 | unsigned int address; |
| 592 | unsigned int size; |
| 593 | unsigned int flags; |
Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 594 | } drm_radeon_surface_alloc_t; |
| 595 | typedef struct drm_radeon_surface_free { |
Tao Bao | d7db594 | 2015-01-28 10:07:51 -0800 | [diff] [blame] | 596 | unsigned int address; |
Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 597 | } drm_radeon_surface_free_t; |
| 598 | #define DRM_RADEON_VBLANK_CRTC1 1 |
| 599 | #define DRM_RADEON_VBLANK_CRTC2 2 |
| 600 | #define RADEON_GEM_DOMAIN_CPU 0x1 |
Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 601 | #define RADEON_GEM_DOMAIN_GTT 0x2 |
| 602 | #define RADEON_GEM_DOMAIN_VRAM 0x4 |
| 603 | struct drm_radeon_gem_info { |
Christopher Ferris | 106b3a8 | 2016-08-24 12:15:38 -0700 | [diff] [blame] | 604 | __u64 gart_size; |
| 605 | __u64 vram_size; |
| 606 | __u64 vram_visible; |
Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 607 | }; |
Christopher Ferris | 82d7504 | 2015-01-26 10:57:07 -0800 | [diff] [blame] | 608 | #define RADEON_GEM_NO_BACKING_STORE (1 << 0) |
Christopher Ferris | 82d7504 | 2015-01-26 10:57:07 -0800 | [diff] [blame] | 609 | #define RADEON_GEM_GTT_UC (1 << 1) |
| 610 | #define RADEON_GEM_GTT_WC (1 << 2) |
| 611 | #define RADEON_GEM_CPU_ACCESS (1 << 3) |
| 612 | #define RADEON_GEM_NO_CPU_ACCESS (1 << 4) |
Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 613 | struct drm_radeon_gem_create { |
Christopher Ferris | 106b3a8 | 2016-08-24 12:15:38 -0700 | [diff] [blame] | 614 | __u64 size; |
| 615 | __u64 alignment; |
Christopher Ferris | 106b3a8 | 2016-08-24 12:15:38 -0700 | [diff] [blame] | 616 | __u32 handle; |
| 617 | __u32 initial_domain; |
| 618 | __u32 flags; |
Christopher Ferris | 82d7504 | 2015-01-26 10:57:07 -0800 | [diff] [blame] | 619 | }; |
| 620 | #define RADEON_GEM_USERPTR_READONLY (1 << 0) |
Christopher Ferris | 82d7504 | 2015-01-26 10:57:07 -0800 | [diff] [blame] | 621 | #define RADEON_GEM_USERPTR_ANONONLY (1 << 1) |
| 622 | #define RADEON_GEM_USERPTR_VALIDATE (1 << 2) |
| 623 | #define RADEON_GEM_USERPTR_REGISTER (1 << 3) |
| 624 | struct drm_radeon_gem_userptr { |
Christopher Ferris | 106b3a8 | 2016-08-24 12:15:38 -0700 | [diff] [blame] | 625 | __u64 addr; |
| 626 | __u64 size; |
| 627 | __u32 flags; |
Christopher Ferris | 106b3a8 | 2016-08-24 12:15:38 -0700 | [diff] [blame] | 628 | __u32 handle; |
Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 629 | }; |
| 630 | #define RADEON_TILING_MACRO 0x1 |
Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 631 | #define RADEON_TILING_MICRO 0x2 |
| 632 | #define RADEON_TILING_SWAP_16BIT 0x4 |
| 633 | #define RADEON_TILING_SWAP_32BIT 0x8 |
| 634 | #define RADEON_TILING_SURFACE 0x10 |
Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 635 | #define RADEON_TILING_MICRO_SQUARE 0x20 |
| 636 | #define RADEON_TILING_EG_BANKW_SHIFT 8 |
| 637 | #define RADEON_TILING_EG_BANKW_MASK 0xf |
| 638 | #define RADEON_TILING_EG_BANKH_SHIFT 12 |
Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 639 | #define RADEON_TILING_EG_BANKH_MASK 0xf |
| 640 | #define RADEON_TILING_EG_MACRO_TILE_ASPECT_SHIFT 16 |
| 641 | #define RADEON_TILING_EG_MACRO_TILE_ASPECT_MASK 0xf |
| 642 | #define RADEON_TILING_EG_TILE_SPLIT_SHIFT 24 |
Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 643 | #define RADEON_TILING_EG_TILE_SPLIT_MASK 0xf |
| 644 | #define RADEON_TILING_EG_STENCIL_TILE_SPLIT_SHIFT 28 |
| 645 | #define RADEON_TILING_EG_STENCIL_TILE_SPLIT_MASK 0xf |
Tao Bao | d7db594 | 2015-01-28 10:07:51 -0800 | [diff] [blame] | 646 | struct drm_radeon_gem_set_tiling { |
Christopher Ferris | 106b3a8 | 2016-08-24 12:15:38 -0700 | [diff] [blame] | 647 | __u32 handle; |
Christopher Ferris | 106b3a8 | 2016-08-24 12:15:38 -0700 | [diff] [blame] | 648 | __u32 tiling_flags; |
| 649 | __u32 pitch; |
Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 650 | }; |
Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 651 | struct drm_radeon_gem_get_tiling { |
Christopher Ferris | 106b3a8 | 2016-08-24 12:15:38 -0700 | [diff] [blame] | 652 | __u32 handle; |
| 653 | __u32 tiling_flags; |
| 654 | __u32 pitch; |
Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 655 | }; |
| 656 | struct drm_radeon_gem_mmap { |
Christopher Ferris | 106b3a8 | 2016-08-24 12:15:38 -0700 | [diff] [blame] | 657 | __u32 handle; |
| 658 | __u32 pad; |
| 659 | __u64 offset; |
Christopher Ferris | 106b3a8 | 2016-08-24 12:15:38 -0700 | [diff] [blame] | 660 | __u64 size; |
| 661 | __u64 addr_ptr; |
Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 662 | }; |
Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 663 | struct drm_radeon_gem_set_domain { |
Christopher Ferris | 106b3a8 | 2016-08-24 12:15:38 -0700 | [diff] [blame] | 664 | __u32 handle; |
| 665 | __u32 read_domains; |
| 666 | __u32 write_domain; |
Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 667 | }; |
| 668 | struct drm_radeon_gem_wait_idle { |
Christopher Ferris | 106b3a8 | 2016-08-24 12:15:38 -0700 | [diff] [blame] | 669 | __u32 handle; |
| 670 | __u32 pad; |
Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 671 | }; |
| 672 | struct drm_radeon_gem_busy { |
Christopher Ferris | 106b3a8 | 2016-08-24 12:15:38 -0700 | [diff] [blame] | 673 | __u32 handle; |
| 674 | __u32 domain; |
Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 675 | }; |
| 676 | struct drm_radeon_gem_pread { |
Christopher Ferris | 106b3a8 | 2016-08-24 12:15:38 -0700 | [diff] [blame] | 677 | __u32 handle; |
| 678 | __u32 pad; |
| 679 | __u64 offset; |
Christopher Ferris | 106b3a8 | 2016-08-24 12:15:38 -0700 | [diff] [blame] | 680 | __u64 size; |
| 681 | __u64 data_ptr; |
Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 682 | }; |
Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 683 | struct drm_radeon_gem_pwrite { |
Christopher Ferris | 106b3a8 | 2016-08-24 12:15:38 -0700 | [diff] [blame] | 684 | __u32 handle; |
| 685 | __u32 pad; |
| 686 | __u64 offset; |
| 687 | __u64 size; |
Christopher Ferris | 106b3a8 | 2016-08-24 12:15:38 -0700 | [diff] [blame] | 688 | __u64 data_ptr; |
Christopher Ferris | ba8d4f4 | 2014-09-03 19:56:49 -0700 | [diff] [blame] | 689 | }; |
Tao Bao | d7db594 | 2015-01-28 10:07:51 -0800 | [diff] [blame] | 690 | struct drm_radeon_gem_op { |
Christopher Ferris | 106b3a8 | 2016-08-24 12:15:38 -0700 | [diff] [blame] | 691 | __u32 handle; |
Christopher Ferris | 106b3a8 | 2016-08-24 12:15:38 -0700 | [diff] [blame] | 692 | __u32 op; |
| 693 | __u64 value; |
Christopher Ferris | ba8d4f4 | 2014-09-03 19:56:49 -0700 | [diff] [blame] | 694 | }; |
| 695 | #define RADEON_GEM_OP_GET_INITIAL_DOMAIN 0 |
| 696 | #define RADEON_GEM_OP_SET_INITIAL_DOMAIN 1 |
Christopher Ferris | ba8d4f4 | 2014-09-03 19:56:49 -0700 | [diff] [blame] | 697 | #define RADEON_VA_MAP 1 |
Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 698 | #define RADEON_VA_UNMAP 2 |
| 699 | #define RADEON_VA_RESULT_OK 0 |
| 700 | #define RADEON_VA_RESULT_ERROR 1 |
Christopher Ferris | ba8d4f4 | 2014-09-03 19:56:49 -0700 | [diff] [blame] | 701 | #define RADEON_VA_RESULT_VA_EXIST 2 |
Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 702 | #define RADEON_VM_PAGE_VALID (1 << 0) |
| 703 | #define RADEON_VM_PAGE_READABLE (1 << 1) |
| 704 | #define RADEON_VM_PAGE_WRITEABLE (1 << 2) |
Christopher Ferris | ba8d4f4 | 2014-09-03 19:56:49 -0700 | [diff] [blame] | 705 | #define RADEON_VM_PAGE_SYSTEM (1 << 3) |
Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 706 | #define RADEON_VM_PAGE_SNOOPED (1 << 4) |
| 707 | struct drm_radeon_gem_va { |
Christopher Ferris | 106b3a8 | 2016-08-24 12:15:38 -0700 | [diff] [blame] | 708 | __u32 handle; |
| 709 | __u32 operation; |
| 710 | __u32 vm_id; |
| 711 | __u32 flags; |
Christopher Ferris | 106b3a8 | 2016-08-24 12:15:38 -0700 | [diff] [blame] | 712 | __u64 offset; |
Christopher Ferris | ba8d4f4 | 2014-09-03 19:56:49 -0700 | [diff] [blame] | 713 | }; |
Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 714 | #define RADEON_CHUNK_ID_RELOCS 0x01 |
| 715 | #define RADEON_CHUNK_ID_IB 0x02 |
| 716 | #define RADEON_CHUNK_ID_FLAGS 0x03 |
Christopher Ferris | ba8d4f4 | 2014-09-03 19:56:49 -0700 | [diff] [blame] | 717 | #define RADEON_CHUNK_ID_CONST_IB 0x04 |
Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 718 | #define RADEON_CS_KEEP_TILING_FLAGS 0x01 |
| 719 | #define RADEON_CS_USE_VM 0x02 |
| 720 | #define RADEON_CS_END_OF_FRAME 0x04 |
Christopher Ferris | ba8d4f4 | 2014-09-03 19:56:49 -0700 | [diff] [blame] | 721 | #define RADEON_CS_RING_GFX 0 |
Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 722 | #define RADEON_CS_RING_COMPUTE 1 |
| 723 | #define RADEON_CS_RING_DMA 2 |
| 724 | #define RADEON_CS_RING_UVD 3 |
Christopher Ferris | ba8d4f4 | 2014-09-03 19:56:49 -0700 | [diff] [blame] | 725 | #define RADEON_CS_RING_VCE 4 |
Tao Bao | d7db594 | 2015-01-28 10:07:51 -0800 | [diff] [blame] | 726 | struct drm_radeon_cs_chunk { |
Christopher Ferris | 106b3a8 | 2016-08-24 12:15:38 -0700 | [diff] [blame] | 727 | __u32 chunk_id; |
Christopher Ferris | 106b3a8 | 2016-08-24 12:15:38 -0700 | [diff] [blame] | 728 | __u32 length_dw; |
| 729 | __u64 chunk_data; |
Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 730 | }; |
Christopher Ferris | 82d7504 | 2015-01-26 10:57:07 -0800 | [diff] [blame] | 731 | #define RADEON_RELOC_PRIO_MASK (0xf << 0) |
Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 732 | struct drm_radeon_cs_reloc { |
Christopher Ferris | 106b3a8 | 2016-08-24 12:15:38 -0700 | [diff] [blame] | 733 | __u32 handle; |
| 734 | __u32 read_domains; |
| 735 | __u32 write_domain; |
Christopher Ferris | 106b3a8 | 2016-08-24 12:15:38 -0700 | [diff] [blame] | 736 | __u32 flags; |
Christopher Ferris | 82d7504 | 2015-01-26 10:57:07 -0800 | [diff] [blame] | 737 | }; |
Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 738 | struct drm_radeon_cs { |
Christopher Ferris | 106b3a8 | 2016-08-24 12:15:38 -0700 | [diff] [blame] | 739 | __u32 num_chunks; |
Christopher Ferris | 106b3a8 | 2016-08-24 12:15:38 -0700 | [diff] [blame] | 740 | __u32 cs_id; |
| 741 | __u64 chunks; |
| 742 | __u64 gart_limit; |
| 743 | __u64 vram_limit; |
Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 744 | }; |
Christopher Ferris | 82d7504 | 2015-01-26 10:57:07 -0800 | [diff] [blame] | 745 | #define RADEON_INFO_DEVICE_ID 0x00 |
Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 746 | #define RADEON_INFO_NUM_GB_PIPES 0x01 |
| 747 | #define RADEON_INFO_NUM_Z_PIPES 0x02 |
Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 748 | #define RADEON_INFO_ACCEL_WORKING 0x03 |
Christopher Ferris | 82d7504 | 2015-01-26 10:57:07 -0800 | [diff] [blame] | 749 | #define RADEON_INFO_CRTC_FROM_ID 0x04 |
Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 750 | #define RADEON_INFO_ACCEL_WORKING2 0x05 |
| 751 | #define RADEON_INFO_TILING_CONFIG 0x06 |
Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 752 | #define RADEON_INFO_WANT_HYPERZ 0x07 |
Christopher Ferris | 82d7504 | 2015-01-26 10:57:07 -0800 | [diff] [blame] | 753 | #define RADEON_INFO_WANT_CMASK 0x08 |
Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 754 | #define RADEON_INFO_CLOCK_CRYSTAL_FREQ 0x09 |
| 755 | #define RADEON_INFO_NUM_BACKENDS 0x0a |
Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 756 | #define RADEON_INFO_NUM_TILE_PIPES 0x0b |
Christopher Ferris | 82d7504 | 2015-01-26 10:57:07 -0800 | [diff] [blame] | 757 | #define RADEON_INFO_FUSION_GART_WORKING 0x0c |
Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 758 | #define RADEON_INFO_BACKEND_MAP 0x0d |
| 759 | #define RADEON_INFO_VA_START 0x0e |
Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 760 | #define RADEON_INFO_IB_VM_MAX_SIZE 0x0f |
Christopher Ferris | 82d7504 | 2015-01-26 10:57:07 -0800 | [diff] [blame] | 761 | #define RADEON_INFO_MAX_PIPES 0x10 |
Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 762 | #define RADEON_INFO_TIMESTAMP 0x11 |
| 763 | #define RADEON_INFO_MAX_SE 0x12 |
Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 764 | #define RADEON_INFO_MAX_SH_PER_SE 0x13 |
Christopher Ferris | 82d7504 | 2015-01-26 10:57:07 -0800 | [diff] [blame] | 765 | #define RADEON_INFO_FASTFB_WORKING 0x14 |
Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 766 | #define RADEON_INFO_RING_WORKING 0x15 |
| 767 | #define RADEON_INFO_SI_TILE_MODE_ARRAY 0x16 |
Christopher Ferris | 38062f9 | 2014-07-09 15:33:25 -0700 | [diff] [blame] | 768 | #define RADEON_INFO_SI_CP_DMA_COMPUTE 0x17 |
Christopher Ferris | 82d7504 | 2015-01-26 10:57:07 -0800 | [diff] [blame] | 769 | #define RADEON_INFO_CIK_MACROTILE_MODE_ARRAY 0x18 |
Christopher Ferris | 38062f9 | 2014-07-09 15:33:25 -0700 | [diff] [blame] | 770 | #define RADEON_INFO_SI_BACKEND_ENABLED_MASK 0x19 |
| 771 | #define RADEON_INFO_MAX_SCLK 0x1a |
Christopher Ferris | ba8d4f4 | 2014-09-03 19:56:49 -0700 | [diff] [blame] | 772 | #define RADEON_INFO_VCE_FW_VERSION 0x1b |
Christopher Ferris | 82d7504 | 2015-01-26 10:57:07 -0800 | [diff] [blame] | 773 | #define RADEON_INFO_VCE_FB_VERSION 0x1c |
Christopher Ferris | ba8d4f4 | 2014-09-03 19:56:49 -0700 | [diff] [blame] | 774 | #define RADEON_INFO_NUM_BYTES_MOVED 0x1d |
| 775 | #define RADEON_INFO_VRAM_USAGE 0x1e |
| 776 | #define RADEON_INFO_GTT_USAGE 0x1f |
Christopher Ferris | 82d7504 | 2015-01-26 10:57:07 -0800 | [diff] [blame] | 777 | #define RADEON_INFO_ACTIVE_CU_COUNT 0x20 |
Christopher Ferris | 05d08e9 | 2016-02-04 13:16:38 -0800 | [diff] [blame] | 778 | #define RADEON_INFO_CURRENT_GPU_TEMP 0x21 |
| 779 | #define RADEON_INFO_CURRENT_GPU_SCLK 0x22 |
| 780 | #define RADEON_INFO_CURRENT_GPU_MCLK 0x23 |
| 781 | #define RADEON_INFO_READ_REG 0x24 |
Christopher Ferris | dda4fd4 | 2015-07-13 17:21:18 -0700 | [diff] [blame] | 782 | #define RADEON_INFO_VA_UNMAP_WORKING 0x25 |
Christopher Ferris | 05d08e9 | 2016-02-04 13:16:38 -0800 | [diff] [blame] | 783 | #define RADEON_INFO_GPU_RESET_COUNTER 0x26 |
Christopher Ferris | 106b3a8 | 2016-08-24 12:15:38 -0700 | [diff] [blame] | 784 | struct drm_radeon_info { |
| 785 | __u32 request; |
| 786 | __u32 pad; |
| 787 | __u64 value; |
Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 788 | }; |
| 789 | #define SI_TILE_MODE_COLOR_LINEAR_ALIGNED 8 |
Christopher Ferris | 05d08e9 | 2016-02-04 13:16:38 -0800 | [diff] [blame] | 790 | #define SI_TILE_MODE_COLOR_1D 13 |
Christopher Ferris | dda4fd4 | 2015-07-13 17:21:18 -0700 | [diff] [blame] | 791 | #define SI_TILE_MODE_COLOR_1D_SCANOUT 9 |
Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 792 | #define SI_TILE_MODE_COLOR_2D_8BPP 14 |
| 793 | #define SI_TILE_MODE_COLOR_2D_16BPP 15 |
Christopher Ferris | 05d08e9 | 2016-02-04 13:16:38 -0800 | [diff] [blame] | 794 | #define SI_TILE_MODE_COLOR_2D_32BPP 16 |
Christopher Ferris | dda4fd4 | 2015-07-13 17:21:18 -0700 | [diff] [blame] | 795 | #define SI_TILE_MODE_COLOR_2D_64BPP 17 |
Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 796 | #define SI_TILE_MODE_COLOR_2D_SCANOUT_16BPP 11 |
| 797 | #define SI_TILE_MODE_COLOR_2D_SCANOUT_32BPP 12 |
Christopher Ferris | 05d08e9 | 2016-02-04 13:16:38 -0800 | [diff] [blame] | 798 | #define SI_TILE_MODE_DEPTH_STENCIL_1D 4 |
Christopher Ferris | dda4fd4 | 2015-07-13 17:21:18 -0700 | [diff] [blame] | 799 | #define SI_TILE_MODE_DEPTH_STENCIL_2D 0 |
Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 800 | #define SI_TILE_MODE_DEPTH_STENCIL_2D_2AA 3 |
| 801 | #define SI_TILE_MODE_DEPTH_STENCIL_2D_4AA 3 |
Christopher Ferris | 05d08e9 | 2016-02-04 13:16:38 -0800 | [diff] [blame] | 802 | #define SI_TILE_MODE_DEPTH_STENCIL_2D_8AA 2 |
Christopher Ferris | dda4fd4 | 2015-07-13 17:21:18 -0700 | [diff] [blame] | 803 | #define CIK_TILE_MODE_DEPTH_STENCIL_1D 5 |
Christopher Ferris | 106b3a8 | 2016-08-24 12:15:38 -0700 | [diff] [blame] | 804 | #ifdef __cplusplus |
Christopher Ferris | 48fe0ae | 2019-01-10 15:59:33 -0800 | [diff] [blame^] | 805 | } |
Christopher Ferris | 106b3a8 | 2016-08-24 12:15:38 -0700 | [diff] [blame] | 806 | #endif |
Christopher Ferris | 38062f9 | 2014-07-09 15:33:25 -0700 | [diff] [blame] | 807 | #endif |