| Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 1 | /**************************************************************************** | 
|  | 2 | **************************************************************************** | 
|  | 3 | *** | 
|  | 4 | ***   This header was automatically generated from a Linux kernel header | 
|  | 5 | ***   of the same name, to make information necessary for userspace to | 
|  | 6 | ***   call into the kernel available to libc.  It contains only constants, | 
|  | 7 | ***   structures, and macros generated from the original header, and thus, | 
|  | 8 | ***   contains no copyrightable information. | 
|  | 9 | *** | 
|  | 10 | ***   To edit the content of this header, modify the corresponding | 
|  | 11 | ***   source file (e.g. under external/kernel-headers/original/) then | 
|  | 12 | ***   run bionic/libc/kernel/tools/update_all.py | 
|  | 13 | *** | 
|  | 14 | ***   Any manual change here will be lost the next time this script will | 
|  | 15 | ***   be run. You've been warned! | 
|  | 16 | *** | 
|  | 17 | **************************************************************************** | 
|  | 18 | ****************************************************************************/ | 
|  | 19 | #ifndef LINUX_PCI_REGS_H | 
|  | 20 | #define LINUX_PCI_REGS_H | 
| Christopher Ferris | 48af7cb | 2017-02-21 12:35:09 -0800 | [diff] [blame] | 21 | #define PCI_CFG_SPACE_SIZE 256 | 
|  | 22 | #define PCI_CFG_SPACE_EXP_SIZE 4096 | 
| Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 23 | #define PCI_STD_HEADER_SIZEOF 64 | 
|  | 24 | #define PCI_VENDOR_ID 0x00 | 
| Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 25 | #define PCI_DEVICE_ID 0x02 | 
|  | 26 | #define PCI_COMMAND 0x04 | 
|  | 27 | #define PCI_COMMAND_IO 0x1 | 
|  | 28 | #define PCI_COMMAND_MEMORY 0x2 | 
| Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 29 | #define PCI_COMMAND_MASTER 0x4 | 
|  | 30 | #define PCI_COMMAND_SPECIAL 0x8 | 
|  | 31 | #define PCI_COMMAND_INVALIDATE 0x10 | 
|  | 32 | #define PCI_COMMAND_VGA_PALETTE 0x20 | 
| Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 33 | #define PCI_COMMAND_PARITY 0x40 | 
|  | 34 | #define PCI_COMMAND_WAIT 0x80 | 
|  | 35 | #define PCI_COMMAND_SERR 0x100 | 
|  | 36 | #define PCI_COMMAND_FAST_BACK 0x200 | 
| Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 37 | #define PCI_COMMAND_INTX_DISABLE 0x400 | 
|  | 38 | #define PCI_STATUS 0x06 | 
|  | 39 | #define PCI_STATUS_INTERRUPT 0x08 | 
|  | 40 | #define PCI_STATUS_CAP_LIST 0x10 | 
| Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 41 | #define PCI_STATUS_66MHZ 0x20 | 
|  | 42 | #define PCI_STATUS_UDF 0x40 | 
|  | 43 | #define PCI_STATUS_FAST_BACK 0x80 | 
|  | 44 | #define PCI_STATUS_PARITY 0x100 | 
| Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 45 | #define PCI_STATUS_DEVSEL_MASK 0x600 | 
|  | 46 | #define PCI_STATUS_DEVSEL_FAST 0x000 | 
|  | 47 | #define PCI_STATUS_DEVSEL_MEDIUM 0x200 | 
|  | 48 | #define PCI_STATUS_DEVSEL_SLOW 0x400 | 
| Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 49 | #define PCI_STATUS_SIG_TARGET_ABORT 0x800 | 
|  | 50 | #define PCI_STATUS_REC_TARGET_ABORT 0x1000 | 
|  | 51 | #define PCI_STATUS_REC_MASTER_ABORT 0x2000 | 
|  | 52 | #define PCI_STATUS_SIG_SYSTEM_ERROR 0x4000 | 
| Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 53 | #define PCI_STATUS_DETECTED_PARITY 0x8000 | 
|  | 54 | #define PCI_CLASS_REVISION 0x08 | 
|  | 55 | #define PCI_REVISION_ID 0x08 | 
|  | 56 | #define PCI_CLASS_PROG 0x09 | 
| Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 57 | #define PCI_CLASS_DEVICE 0x0a | 
|  | 58 | #define PCI_CACHE_LINE_SIZE 0x0c | 
|  | 59 | #define PCI_LATENCY_TIMER 0x0d | 
|  | 60 | #define PCI_HEADER_TYPE 0x0e | 
| Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 61 | #define PCI_HEADER_TYPE_NORMAL 0 | 
|  | 62 | #define PCI_HEADER_TYPE_BRIDGE 1 | 
|  | 63 | #define PCI_HEADER_TYPE_CARDBUS 2 | 
|  | 64 | #define PCI_BIST 0x0f | 
| Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 65 | #define PCI_BIST_CODE_MASK 0x0f | 
|  | 66 | #define PCI_BIST_START 0x40 | 
|  | 67 | #define PCI_BIST_CAPABLE 0x80 | 
|  | 68 | #define PCI_BASE_ADDRESS_0 0x10 | 
| Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 69 | #define PCI_BASE_ADDRESS_1 0x14 | 
|  | 70 | #define PCI_BASE_ADDRESS_2 0x18 | 
|  | 71 | #define PCI_BASE_ADDRESS_3 0x1c | 
|  | 72 | #define PCI_BASE_ADDRESS_4 0x20 | 
| Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 73 | #define PCI_BASE_ADDRESS_5 0x24 | 
|  | 74 | #define PCI_BASE_ADDRESS_SPACE 0x01 | 
|  | 75 | #define PCI_BASE_ADDRESS_SPACE_IO 0x01 | 
|  | 76 | #define PCI_BASE_ADDRESS_SPACE_MEMORY 0x00 | 
| Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 77 | #define PCI_BASE_ADDRESS_MEM_TYPE_MASK 0x06 | 
|  | 78 | #define PCI_BASE_ADDRESS_MEM_TYPE_32 0x00 | 
|  | 79 | #define PCI_BASE_ADDRESS_MEM_TYPE_1M 0x02 | 
|  | 80 | #define PCI_BASE_ADDRESS_MEM_TYPE_64 0x04 | 
| Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 81 | #define PCI_BASE_ADDRESS_MEM_PREFETCH 0x08 | 
|  | 82 | #define PCI_BASE_ADDRESS_MEM_MASK (~0x0fUL) | 
|  | 83 | #define PCI_BASE_ADDRESS_IO_MASK (~0x03UL) | 
|  | 84 | #define PCI_CARDBUS_CIS 0x28 | 
| Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 85 | #define PCI_SUBSYSTEM_VENDOR_ID 0x2c | 
|  | 86 | #define PCI_SUBSYSTEM_ID 0x2e | 
|  | 87 | #define PCI_ROM_ADDRESS 0x30 | 
|  | 88 | #define PCI_ROM_ADDRESS_ENABLE 0x01 | 
| Christopher Ferris | 525ce91 | 2017-07-26 13:12:53 -0700 | [diff] [blame] | 89 | #define PCI_ROM_ADDRESS_MASK (~0x7ffU) | 
| Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 90 | #define PCI_CAPABILITY_LIST 0x34 | 
|  | 91 | #define PCI_INTERRUPT_LINE 0x3c | 
|  | 92 | #define PCI_INTERRUPT_PIN 0x3d | 
| Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 93 | #define PCI_MIN_GNT 0x3e | 
|  | 94 | #define PCI_MAX_LAT 0x3f | 
|  | 95 | #define PCI_PRIMARY_BUS 0x18 | 
|  | 96 | #define PCI_SECONDARY_BUS 0x19 | 
| Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 97 | #define PCI_SUBORDINATE_BUS 0x1a | 
|  | 98 | #define PCI_SEC_LATENCY_TIMER 0x1b | 
|  | 99 | #define PCI_IO_BASE 0x1c | 
|  | 100 | #define PCI_IO_LIMIT 0x1d | 
| Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 101 | #define PCI_IO_RANGE_TYPE_MASK 0x0fUL | 
|  | 102 | #define PCI_IO_RANGE_TYPE_16 0x00 | 
|  | 103 | #define PCI_IO_RANGE_TYPE_32 0x01 | 
|  | 104 | #define PCI_IO_RANGE_MASK (~0x0fUL) | 
| Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 105 | #define PCI_IO_1K_RANGE_MASK (~0x03UL) | 
|  | 106 | #define PCI_SEC_STATUS 0x1e | 
|  | 107 | #define PCI_MEMORY_BASE 0x20 | 
|  | 108 | #define PCI_MEMORY_LIMIT 0x22 | 
| Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 109 | #define PCI_MEMORY_RANGE_TYPE_MASK 0x0fUL | 
|  | 110 | #define PCI_MEMORY_RANGE_MASK (~0x0fUL) | 
|  | 111 | #define PCI_PREF_MEMORY_BASE 0x24 | 
|  | 112 | #define PCI_PREF_MEMORY_LIMIT 0x26 | 
| Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 113 | #define PCI_PREF_RANGE_TYPE_MASK 0x0fUL | 
|  | 114 | #define PCI_PREF_RANGE_TYPE_32 0x00 | 
|  | 115 | #define PCI_PREF_RANGE_TYPE_64 0x01 | 
|  | 116 | #define PCI_PREF_RANGE_MASK (~0x0fUL) | 
| Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 117 | #define PCI_PREF_BASE_UPPER32 0x28 | 
|  | 118 | #define PCI_PREF_LIMIT_UPPER32 0x2c | 
|  | 119 | #define PCI_IO_BASE_UPPER16 0x30 | 
|  | 120 | #define PCI_IO_LIMIT_UPPER16 0x32 | 
| Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 121 | #define PCI_ROM_ADDRESS1 0x38 | 
|  | 122 | #define PCI_BRIDGE_CONTROL 0x3e | 
|  | 123 | #define PCI_BRIDGE_CTL_PARITY 0x01 | 
|  | 124 | #define PCI_BRIDGE_CTL_SERR 0x02 | 
| Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 125 | #define PCI_BRIDGE_CTL_ISA 0x04 | 
|  | 126 | #define PCI_BRIDGE_CTL_VGA 0x08 | 
|  | 127 | #define PCI_BRIDGE_CTL_MASTER_ABORT 0x20 | 
|  | 128 | #define PCI_BRIDGE_CTL_BUS_RESET 0x40 | 
| Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 129 | #define PCI_BRIDGE_CTL_FAST_BACK 0x80 | 
|  | 130 | #define PCI_CB_CAPABILITY_LIST 0x14 | 
|  | 131 | #define PCI_CB_SEC_STATUS 0x16 | 
|  | 132 | #define PCI_CB_PRIMARY_BUS 0x18 | 
| Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 133 | #define PCI_CB_CARD_BUS 0x19 | 
|  | 134 | #define PCI_CB_SUBORDINATE_BUS 0x1a | 
|  | 135 | #define PCI_CB_LATENCY_TIMER 0x1b | 
|  | 136 | #define PCI_CB_MEMORY_BASE_0 0x1c | 
| Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 137 | #define PCI_CB_MEMORY_LIMIT_0 0x20 | 
|  | 138 | #define PCI_CB_MEMORY_BASE_1 0x24 | 
|  | 139 | #define PCI_CB_MEMORY_LIMIT_1 0x28 | 
|  | 140 | #define PCI_CB_IO_BASE_0 0x2c | 
| Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 141 | #define PCI_CB_IO_BASE_0_HI 0x2e | 
|  | 142 | #define PCI_CB_IO_LIMIT_0 0x30 | 
|  | 143 | #define PCI_CB_IO_LIMIT_0_HI 0x32 | 
|  | 144 | #define PCI_CB_IO_BASE_1 0x34 | 
| Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 145 | #define PCI_CB_IO_BASE_1_HI 0x36 | 
|  | 146 | #define PCI_CB_IO_LIMIT_1 0x38 | 
|  | 147 | #define PCI_CB_IO_LIMIT_1_HI 0x3a | 
|  | 148 | #define PCI_CB_IO_RANGE_MASK (~0x03UL) | 
| Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 149 | #define PCI_CB_BRIDGE_CONTROL 0x3e | 
|  | 150 | #define PCI_CB_BRIDGE_CTL_PARITY 0x01 | 
|  | 151 | #define PCI_CB_BRIDGE_CTL_SERR 0x02 | 
|  | 152 | #define PCI_CB_BRIDGE_CTL_ISA 0x04 | 
| Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 153 | #define PCI_CB_BRIDGE_CTL_VGA 0x08 | 
|  | 154 | #define PCI_CB_BRIDGE_CTL_MASTER_ABORT 0x20 | 
|  | 155 | #define PCI_CB_BRIDGE_CTL_CB_RESET 0x40 | 
|  | 156 | #define PCI_CB_BRIDGE_CTL_16BIT_INT 0x80 | 
| Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 157 | #define PCI_CB_BRIDGE_CTL_PREFETCH_MEM0 0x100 | 
|  | 158 | #define PCI_CB_BRIDGE_CTL_PREFETCH_MEM1 0x200 | 
|  | 159 | #define PCI_CB_BRIDGE_CTL_POST_WRITES 0x400 | 
|  | 160 | #define PCI_CB_SUBSYSTEM_VENDOR_ID 0x40 | 
| Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 161 | #define PCI_CB_SUBSYSTEM_ID 0x42 | 
|  | 162 | #define PCI_CB_LEGACY_MODE_BASE 0x44 | 
|  | 163 | #define PCI_CAP_LIST_ID 0 | 
|  | 164 | #define PCI_CAP_ID_PM 0x01 | 
| Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 165 | #define PCI_CAP_ID_AGP 0x02 | 
|  | 166 | #define PCI_CAP_ID_VPD 0x03 | 
|  | 167 | #define PCI_CAP_ID_SLOTID 0x04 | 
|  | 168 | #define PCI_CAP_ID_MSI 0x05 | 
| Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 169 | #define PCI_CAP_ID_CHSWP 0x06 | 
|  | 170 | #define PCI_CAP_ID_PCIX 0x07 | 
|  | 171 | #define PCI_CAP_ID_HT 0x08 | 
|  | 172 | #define PCI_CAP_ID_VNDR 0x09 | 
| Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 173 | #define PCI_CAP_ID_DBG 0x0A | 
|  | 174 | #define PCI_CAP_ID_CCRC 0x0B | 
|  | 175 | #define PCI_CAP_ID_SHPC 0x0C | 
|  | 176 | #define PCI_CAP_ID_SSVID 0x0D | 
| Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 177 | #define PCI_CAP_ID_AGP3 0x0E | 
|  | 178 | #define PCI_CAP_ID_SECDEV 0x0F | 
|  | 179 | #define PCI_CAP_ID_EXP 0x10 | 
|  | 180 | #define PCI_CAP_ID_MSIX 0x11 | 
| Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 181 | #define PCI_CAP_ID_SATA 0x12 | 
|  | 182 | #define PCI_CAP_ID_AF 0x13 | 
| Christopher Ferris | 05d08e9 | 2016-02-04 13:16:38 -0800 | [diff] [blame] | 183 | #define PCI_CAP_ID_EA 0x14 | 
|  | 184 | #define PCI_CAP_ID_MAX PCI_CAP_ID_EA | 
| Christopher Ferris | 05d08e9 | 2016-02-04 13:16:38 -0800 | [diff] [blame] | 185 | #define PCI_CAP_LIST_NEXT 1 | 
| Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 186 | #define PCI_CAP_FLAGS 2 | 
|  | 187 | #define PCI_CAP_SIZEOF 4 | 
|  | 188 | #define PCI_PM_PMC 2 | 
| Christopher Ferris | 05d08e9 | 2016-02-04 13:16:38 -0800 | [diff] [blame] | 189 | #define PCI_PM_CAP_VER_MASK 0x0007 | 
| Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 190 | #define PCI_PM_CAP_PME_CLOCK 0x0008 | 
|  | 191 | #define PCI_PM_CAP_RESERVED 0x0010 | 
|  | 192 | #define PCI_PM_CAP_DSI 0x0020 | 
| Christopher Ferris | 05d08e9 | 2016-02-04 13:16:38 -0800 | [diff] [blame] | 193 | #define PCI_PM_CAP_AUX_POWER 0x01C0 | 
| Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 194 | #define PCI_PM_CAP_D1 0x0200 | 
|  | 195 | #define PCI_PM_CAP_D2 0x0400 | 
|  | 196 | #define PCI_PM_CAP_PME 0x0800 | 
| Christopher Ferris | 05d08e9 | 2016-02-04 13:16:38 -0800 | [diff] [blame] | 197 | #define PCI_PM_CAP_PME_MASK 0xF800 | 
| Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 198 | #define PCI_PM_CAP_PME_D0 0x0800 | 
|  | 199 | #define PCI_PM_CAP_PME_D1 0x1000 | 
|  | 200 | #define PCI_PM_CAP_PME_D2 0x2000 | 
| Christopher Ferris | 05d08e9 | 2016-02-04 13:16:38 -0800 | [diff] [blame] | 201 | #define PCI_PM_CAP_PME_D3 0x4000 | 
| Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 202 | #define PCI_PM_CAP_PME_D3cold 0x8000 | 
|  | 203 | #define PCI_PM_CAP_PME_SHIFT 11 | 
|  | 204 | #define PCI_PM_CTRL 4 | 
| Christopher Ferris | 05d08e9 | 2016-02-04 13:16:38 -0800 | [diff] [blame] | 205 | #define PCI_PM_CTRL_STATE_MASK 0x0003 | 
| Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 206 | #define PCI_PM_CTRL_NO_SOFT_RESET 0x0008 | 
|  | 207 | #define PCI_PM_CTRL_PME_ENABLE 0x0100 | 
|  | 208 | #define PCI_PM_CTRL_DATA_SEL_MASK 0x1e00 | 
| Christopher Ferris | 05d08e9 | 2016-02-04 13:16:38 -0800 | [diff] [blame] | 209 | #define PCI_PM_CTRL_DATA_SCALE_MASK 0x6000 | 
| Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 210 | #define PCI_PM_CTRL_PME_STATUS 0x8000 | 
|  | 211 | #define PCI_PM_PPB_EXTENSIONS 6 | 
|  | 212 | #define PCI_PM_PPB_B2_B3 0x40 | 
| Christopher Ferris | 05d08e9 | 2016-02-04 13:16:38 -0800 | [diff] [blame] | 213 | #define PCI_PM_BPCC_ENABLE 0x80 | 
| Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 214 | #define PCI_PM_DATA_REGISTER 7 | 
|  | 215 | #define PCI_PM_SIZEOF 8 | 
|  | 216 | #define PCI_AGP_VERSION 2 | 
| Christopher Ferris | 05d08e9 | 2016-02-04 13:16:38 -0800 | [diff] [blame] | 217 | #define PCI_AGP_RFU 3 | 
| Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 218 | #define PCI_AGP_STATUS 4 | 
|  | 219 | #define PCI_AGP_STATUS_RQ_MASK 0xff000000 | 
|  | 220 | #define PCI_AGP_STATUS_SBA 0x0200 | 
| Christopher Ferris | 05d08e9 | 2016-02-04 13:16:38 -0800 | [diff] [blame] | 221 | #define PCI_AGP_STATUS_64BIT 0x0020 | 
| Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 222 | #define PCI_AGP_STATUS_FW 0x0010 | 
|  | 223 | #define PCI_AGP_STATUS_RATE4 0x0004 | 
|  | 224 | #define PCI_AGP_STATUS_RATE2 0x0002 | 
| Christopher Ferris | 05d08e9 | 2016-02-04 13:16:38 -0800 | [diff] [blame] | 225 | #define PCI_AGP_STATUS_RATE1 0x0001 | 
| Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 226 | #define PCI_AGP_COMMAND 8 | 
|  | 227 | #define PCI_AGP_COMMAND_RQ_MASK 0xff000000 | 
|  | 228 | #define PCI_AGP_COMMAND_SBA 0x0200 | 
| Christopher Ferris | 05d08e9 | 2016-02-04 13:16:38 -0800 | [diff] [blame] | 229 | #define PCI_AGP_COMMAND_AGP 0x0100 | 
| Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 230 | #define PCI_AGP_COMMAND_64BIT 0x0020 | 
|  | 231 | #define PCI_AGP_COMMAND_FW 0x0010 | 
|  | 232 | #define PCI_AGP_COMMAND_RATE4 0x0004 | 
| Christopher Ferris | 05d08e9 | 2016-02-04 13:16:38 -0800 | [diff] [blame] | 233 | #define PCI_AGP_COMMAND_RATE2 0x0002 | 
| Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 234 | #define PCI_AGP_COMMAND_RATE1 0x0001 | 
|  | 235 | #define PCI_AGP_SIZEOF 12 | 
|  | 236 | #define PCI_VPD_ADDR 2 | 
| Christopher Ferris | 05d08e9 | 2016-02-04 13:16:38 -0800 | [diff] [blame] | 237 | #define PCI_VPD_ADDR_MASK 0x7fff | 
| Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 238 | #define PCI_VPD_ADDR_F 0x8000 | 
|  | 239 | #define PCI_VPD_DATA 4 | 
|  | 240 | #define PCI_CAP_VPD_SIZEOF 8 | 
| Christopher Ferris | 05d08e9 | 2016-02-04 13:16:38 -0800 | [diff] [blame] | 241 | #define PCI_SID_ESR 2 | 
| Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 242 | #define PCI_SID_ESR_NSLOTS 0x1f | 
|  | 243 | #define PCI_SID_ESR_FIC 0x20 | 
|  | 244 | #define PCI_SID_CHASSIS_NR 3 | 
| Christopher Ferris | 05d08e9 | 2016-02-04 13:16:38 -0800 | [diff] [blame] | 245 | #define PCI_MSI_FLAGS 2 | 
| Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 246 | #define PCI_MSI_FLAGS_ENABLE 0x0001 | 
|  | 247 | #define PCI_MSI_FLAGS_QMASK 0x000e | 
|  | 248 | #define PCI_MSI_FLAGS_QSIZE 0x0070 | 
| Christopher Ferris | 05d08e9 | 2016-02-04 13:16:38 -0800 | [diff] [blame] | 249 | #define PCI_MSI_FLAGS_64BIT 0x0080 | 
| Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 250 | #define PCI_MSI_FLAGS_MASKBIT 0x0100 | 
|  | 251 | #define PCI_MSI_RFU 3 | 
|  | 252 | #define PCI_MSI_ADDRESS_LO 4 | 
| Christopher Ferris | 05d08e9 | 2016-02-04 13:16:38 -0800 | [diff] [blame] | 253 | #define PCI_MSI_ADDRESS_HI 8 | 
| Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 254 | #define PCI_MSI_DATA_32 8 | 
|  | 255 | #define PCI_MSI_MASK_32 12 | 
|  | 256 | #define PCI_MSI_PENDING_32 16 | 
| Christopher Ferris | 05d08e9 | 2016-02-04 13:16:38 -0800 | [diff] [blame] | 257 | #define PCI_MSI_DATA_64 12 | 
| Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 258 | #define PCI_MSI_MASK_64 16 | 
|  | 259 | #define PCI_MSI_PENDING_64 20 | 
|  | 260 | #define PCI_MSIX_FLAGS 2 | 
| Christopher Ferris | 05d08e9 | 2016-02-04 13:16:38 -0800 | [diff] [blame] | 261 | #define PCI_MSIX_FLAGS_QSIZE 0x07FF | 
| Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 262 | #define PCI_MSIX_FLAGS_MASKALL 0x4000 | 
|  | 263 | #define PCI_MSIX_FLAGS_ENABLE 0x8000 | 
|  | 264 | #define PCI_MSIX_TABLE 4 | 
| Christopher Ferris | 05d08e9 | 2016-02-04 13:16:38 -0800 | [diff] [blame] | 265 | #define PCI_MSIX_TABLE_BIR 0x00000007 | 
| Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 266 | #define PCI_MSIX_TABLE_OFFSET 0xfffffff8 | 
|  | 267 | #define PCI_MSIX_PBA 8 | 
|  | 268 | #define PCI_MSIX_PBA_BIR 0x00000007 | 
| Christopher Ferris | 05d08e9 | 2016-02-04 13:16:38 -0800 | [diff] [blame] | 269 | #define PCI_MSIX_PBA_OFFSET 0xfffffff8 | 
| Christopher Ferris | 915bf81 | 2015-09-02 17:23:31 -0700 | [diff] [blame] | 270 | #define PCI_MSIX_FLAGS_BIRMASK PCI_MSIX_PBA_BIR | 
| Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 271 | #define PCI_CAP_MSIX_SIZEOF 12 | 
|  | 272 | #define PCI_MSIX_ENTRY_SIZE 16 | 
| Christopher Ferris | 05d08e9 | 2016-02-04 13:16:38 -0800 | [diff] [blame] | 273 | #define PCI_MSIX_ENTRY_LOWER_ADDR 0 | 
| Christopher Ferris | 915bf81 | 2015-09-02 17:23:31 -0700 | [diff] [blame] | 274 | #define PCI_MSIX_ENTRY_UPPER_ADDR 4 | 
| Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 275 | #define PCI_MSIX_ENTRY_DATA 8 | 
|  | 276 | #define PCI_MSIX_ENTRY_VECTOR_CTRL 12 | 
| Christopher Ferris | 05d08e9 | 2016-02-04 13:16:38 -0800 | [diff] [blame] | 277 | #define PCI_MSIX_ENTRY_CTRL_MASKBIT 1 | 
| Christopher Ferris | 915bf81 | 2015-09-02 17:23:31 -0700 | [diff] [blame] | 278 | #define PCI_CHSWP_CSR 2 | 
| Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 279 | #define PCI_CHSWP_DHA 0x01 | 
|  | 280 | #define PCI_CHSWP_EIM 0x02 | 
| Christopher Ferris | 05d08e9 | 2016-02-04 13:16:38 -0800 | [diff] [blame] | 281 | #define PCI_CHSWP_PIE 0x04 | 
| Christopher Ferris | 915bf81 | 2015-09-02 17:23:31 -0700 | [diff] [blame] | 282 | #define PCI_CHSWP_LOO 0x08 | 
| Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 283 | #define PCI_CHSWP_PI 0x30 | 
|  | 284 | #define PCI_CHSWP_EXT 0x40 | 
| Christopher Ferris | 05d08e9 | 2016-02-04 13:16:38 -0800 | [diff] [blame] | 285 | #define PCI_CHSWP_INS 0x80 | 
| Christopher Ferris | 915bf81 | 2015-09-02 17:23:31 -0700 | [diff] [blame] | 286 | #define PCI_AF_LENGTH 2 | 
| Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 287 | #define PCI_AF_CAP 3 | 
|  | 288 | #define PCI_AF_CAP_TP 0x01 | 
| Christopher Ferris | 05d08e9 | 2016-02-04 13:16:38 -0800 | [diff] [blame] | 289 | #define PCI_AF_CAP_FLR 0x02 | 
| Christopher Ferris | 915bf81 | 2015-09-02 17:23:31 -0700 | [diff] [blame] | 290 | #define PCI_AF_CTRL 4 | 
| Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 291 | #define PCI_AF_CTRL_FLR 0x01 | 
|  | 292 | #define PCI_AF_STATUS 5 | 
| Christopher Ferris | 05d08e9 | 2016-02-04 13:16:38 -0800 | [diff] [blame] | 293 | #define PCI_AF_STATUS_TP 0x01 | 
| Christopher Ferris | 915bf81 | 2015-09-02 17:23:31 -0700 | [diff] [blame] | 294 | #define PCI_CAP_AF_SIZEOF 6 | 
| Christopher Ferris | 05d08e9 | 2016-02-04 13:16:38 -0800 | [diff] [blame] | 295 | #define PCI_EA_NUM_ENT 2 | 
|  | 296 | #define PCI_EA_NUM_ENT_MASK 0x3f | 
| Christopher Ferris | 05d08e9 | 2016-02-04 13:16:38 -0800 | [diff] [blame] | 297 | #define PCI_EA_FIRST_ENT 4 | 
|  | 298 | #define PCI_EA_FIRST_ENT_BRIDGE 8 | 
|  | 299 | #define PCI_EA_ES 0x00000007 | 
|  | 300 | #define PCI_EA_BEI 0x000000f0 | 
| Christopher Ferris | 05d08e9 | 2016-02-04 13:16:38 -0800 | [diff] [blame] | 301 | #define PCI_EA_BEI_BAR0 0 | 
|  | 302 | #define PCI_EA_BEI_BAR5 5 | 
|  | 303 | #define PCI_EA_BEI_BRIDGE 6 | 
|  | 304 | #define PCI_EA_BEI_ENI 7 | 
| Christopher Ferris | 05d08e9 | 2016-02-04 13:16:38 -0800 | [diff] [blame] | 305 | #define PCI_EA_BEI_ROM 8 | 
|  | 306 | #define PCI_EA_BEI_VF_BAR0 9 | 
|  | 307 | #define PCI_EA_BEI_VF_BAR5 14 | 
|  | 308 | #define PCI_EA_BEI_RESERVED 15 | 
| Christopher Ferris | 05d08e9 | 2016-02-04 13:16:38 -0800 | [diff] [blame] | 309 | #define PCI_EA_PP 0x0000ff00 | 
|  | 310 | #define PCI_EA_SP 0x00ff0000 | 
|  | 311 | #define PCI_EA_P_MEM 0x00 | 
|  | 312 | #define PCI_EA_P_MEM_PREFETCH 0x01 | 
| Christopher Ferris | 05d08e9 | 2016-02-04 13:16:38 -0800 | [diff] [blame] | 313 | #define PCI_EA_P_IO 0x02 | 
|  | 314 | #define PCI_EA_P_VF_MEM_PREFETCH 0x03 | 
|  | 315 | #define PCI_EA_P_VF_MEM 0x04 | 
|  | 316 | #define PCI_EA_P_BRIDGE_MEM 0x05 | 
| Christopher Ferris | 05d08e9 | 2016-02-04 13:16:38 -0800 | [diff] [blame] | 317 | #define PCI_EA_P_BRIDGE_MEM_PREFETCH 0x06 | 
|  | 318 | #define PCI_EA_P_BRIDGE_IO 0x07 | 
|  | 319 | #define PCI_EA_P_MEM_RESERVED 0xfd | 
|  | 320 | #define PCI_EA_P_IO_RESERVED 0xfe | 
| Christopher Ferris | 05d08e9 | 2016-02-04 13:16:38 -0800 | [diff] [blame] | 321 | #define PCI_EA_P_UNAVAILABLE 0xff | 
|  | 322 | #define PCI_EA_WRITABLE 0x40000000 | 
|  | 323 | #define PCI_EA_ENABLE 0x80000000 | 
|  | 324 | #define PCI_EA_BASE 4 | 
| Christopher Ferris | 05d08e9 | 2016-02-04 13:16:38 -0800 | [diff] [blame] | 325 | #define PCI_EA_MAX_OFFSET 8 | 
|  | 326 | #define PCI_EA_IS_64 0x00000002 | 
|  | 327 | #define PCI_EA_FIELD_MASK 0xfffffffc | 
| Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 328 | #define PCI_X_CMD 2 | 
|  | 329 | #define PCI_X_CMD_DPERR_E 0x0001 | 
|  | 330 | #define PCI_X_CMD_ERO 0x0002 | 
| Christopher Ferris | 915bf81 | 2015-09-02 17:23:31 -0700 | [diff] [blame] | 331 | #define PCI_X_CMD_READ_512 0x0000 | 
| Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 332 | #define PCI_X_CMD_READ_1K 0x0004 | 
|  | 333 | #define PCI_X_CMD_READ_2K 0x0008 | 
|  | 334 | #define PCI_X_CMD_READ_4K 0x000c | 
| Christopher Ferris | 915bf81 | 2015-09-02 17:23:31 -0700 | [diff] [blame] | 335 | #define PCI_X_CMD_MAX_READ 0x000c | 
| Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 336 | #define PCI_X_CMD_SPLIT_1 0x0000 | 
|  | 337 | #define PCI_X_CMD_SPLIT_2 0x0010 | 
|  | 338 | #define PCI_X_CMD_SPLIT_3 0x0020 | 
| Christopher Ferris | 915bf81 | 2015-09-02 17:23:31 -0700 | [diff] [blame] | 339 | #define PCI_X_CMD_SPLIT_4 0x0030 | 
| Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 340 | #define PCI_X_CMD_SPLIT_8 0x0040 | 
|  | 341 | #define PCI_X_CMD_SPLIT_12 0x0050 | 
|  | 342 | #define PCI_X_CMD_SPLIT_16 0x0060 | 
| Christopher Ferris | 915bf81 | 2015-09-02 17:23:31 -0700 | [diff] [blame] | 343 | #define PCI_X_CMD_SPLIT_32 0x0070 | 
| Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 344 | #define PCI_X_CMD_MAX_SPLIT 0x0070 | 
|  | 345 | #define PCI_X_CMD_VERSION(x) (((x) >> 12) & 3) | 
|  | 346 | #define PCI_X_STATUS 4 | 
| Christopher Ferris | 915bf81 | 2015-09-02 17:23:31 -0700 | [diff] [blame] | 347 | #define PCI_X_STATUS_DEVFN 0x000000ff | 
| Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 348 | #define PCI_X_STATUS_BUS 0x0000ff00 | 
|  | 349 | #define PCI_X_STATUS_64BIT 0x00010000 | 
|  | 350 | #define PCI_X_STATUS_133MHZ 0x00020000 | 
| Christopher Ferris | 915bf81 | 2015-09-02 17:23:31 -0700 | [diff] [blame] | 351 | #define PCI_X_STATUS_SPL_DISC 0x00040000 | 
| Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 352 | #define PCI_X_STATUS_UNX_SPL 0x00080000 | 
|  | 353 | #define PCI_X_STATUS_COMPLEX 0x00100000 | 
|  | 354 | #define PCI_X_STATUS_MAX_READ 0x00600000 | 
| Christopher Ferris | 915bf81 | 2015-09-02 17:23:31 -0700 | [diff] [blame] | 355 | #define PCI_X_STATUS_MAX_SPLIT 0x03800000 | 
| Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 356 | #define PCI_X_STATUS_MAX_CUM 0x1c000000 | 
|  | 357 | #define PCI_X_STATUS_SPL_ERR 0x20000000 | 
|  | 358 | #define PCI_X_STATUS_266MHZ 0x40000000 | 
| Christopher Ferris | 915bf81 | 2015-09-02 17:23:31 -0700 | [diff] [blame] | 359 | #define PCI_X_STATUS_533MHZ 0x80000000 | 
| Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 360 | #define PCI_X_ECC_CSR 8 | 
|  | 361 | #define PCI_CAP_PCIX_SIZEOF_V0 8 | 
|  | 362 | #define PCI_CAP_PCIX_SIZEOF_V1 24 | 
| Christopher Ferris | 915bf81 | 2015-09-02 17:23:31 -0700 | [diff] [blame] | 363 | #define PCI_CAP_PCIX_SIZEOF_V2 PCI_CAP_PCIX_SIZEOF_V1 | 
| Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 364 | #define PCI_X_BRIDGE_SSTATUS 2 | 
|  | 365 | #define PCI_X_SSTATUS_64BIT 0x0001 | 
|  | 366 | #define PCI_X_SSTATUS_133MHZ 0x0002 | 
| Christopher Ferris | 915bf81 | 2015-09-02 17:23:31 -0700 | [diff] [blame] | 367 | #define PCI_X_SSTATUS_FREQ 0x03c0 | 
| Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 368 | #define PCI_X_SSTATUS_VERS 0x3000 | 
|  | 369 | #define PCI_X_SSTATUS_V1 0x1000 | 
|  | 370 | #define PCI_X_SSTATUS_V2 0x2000 | 
| Christopher Ferris | 915bf81 | 2015-09-02 17:23:31 -0700 | [diff] [blame] | 371 | #define PCI_X_SSTATUS_266MHZ 0x4000 | 
| Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 372 | #define PCI_X_SSTATUS_533MHZ 0x8000 | 
|  | 373 | #define PCI_X_BRIDGE_STATUS 4 | 
|  | 374 | #define PCI_SSVID_VENDOR_ID 4 | 
| Christopher Ferris | 915bf81 | 2015-09-02 17:23:31 -0700 | [diff] [blame] | 375 | #define PCI_SSVID_DEVICE_ID 6 | 
| Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 376 | #define PCI_EXP_FLAGS 2 | 
|  | 377 | #define PCI_EXP_FLAGS_VERS 0x000f | 
|  | 378 | #define PCI_EXP_FLAGS_TYPE 0x00f0 | 
| Christopher Ferris | 915bf81 | 2015-09-02 17:23:31 -0700 | [diff] [blame] | 379 | #define PCI_EXP_TYPE_ENDPOINT 0x0 | 
| Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 380 | #define PCI_EXP_TYPE_LEG_END 0x1 | 
|  | 381 | #define PCI_EXP_TYPE_ROOT_PORT 0x4 | 
|  | 382 | #define PCI_EXP_TYPE_UPSTREAM 0x5 | 
| Christopher Ferris | 915bf81 | 2015-09-02 17:23:31 -0700 | [diff] [blame] | 383 | #define PCI_EXP_TYPE_DOWNSTREAM 0x6 | 
| Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 384 | #define PCI_EXP_TYPE_PCI_BRIDGE 0x7 | 
|  | 385 | #define PCI_EXP_TYPE_PCIE_BRIDGE 0x8 | 
|  | 386 | #define PCI_EXP_TYPE_RC_END 0x9 | 
| Christopher Ferris | 915bf81 | 2015-09-02 17:23:31 -0700 | [diff] [blame] | 387 | #define PCI_EXP_TYPE_RC_EC 0xa | 
| Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 388 | #define PCI_EXP_FLAGS_SLOT 0x0100 | 
|  | 389 | #define PCI_EXP_FLAGS_IRQ 0x3e00 | 
|  | 390 | #define PCI_EXP_DEVCAP 4 | 
| Christopher Ferris | 915bf81 | 2015-09-02 17:23:31 -0700 | [diff] [blame] | 391 | #define PCI_EXP_DEVCAP_PAYLOAD 0x00000007 | 
| Christopher Ferris | 38062f9 | 2014-07-09 15:33:25 -0700 | [diff] [blame] | 392 | #define PCI_EXP_DEVCAP_PHANTOM 0x00000018 | 
|  | 393 | #define PCI_EXP_DEVCAP_EXT_TAG 0x00000020 | 
|  | 394 | #define PCI_EXP_DEVCAP_L0S 0x000001c0 | 
| Christopher Ferris | 915bf81 | 2015-09-02 17:23:31 -0700 | [diff] [blame] | 395 | #define PCI_EXP_DEVCAP_L1 0x00000e00 | 
| Christopher Ferris | 38062f9 | 2014-07-09 15:33:25 -0700 | [diff] [blame] | 396 | #define PCI_EXP_DEVCAP_ATN_BUT 0x00001000 | 
|  | 397 | #define PCI_EXP_DEVCAP_ATN_IND 0x00002000 | 
|  | 398 | #define PCI_EXP_DEVCAP_PWR_IND 0x00004000 | 
| Christopher Ferris | 915bf81 | 2015-09-02 17:23:31 -0700 | [diff] [blame] | 399 | #define PCI_EXP_DEVCAP_RBER 0x00008000 | 
| Christopher Ferris | 38062f9 | 2014-07-09 15:33:25 -0700 | [diff] [blame] | 400 | #define PCI_EXP_DEVCAP_PWR_VAL 0x03fc0000 | 
|  | 401 | #define PCI_EXP_DEVCAP_PWR_SCL 0x0c000000 | 
| Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 402 | #define PCI_EXP_DEVCAP_FLR 0x10000000 | 
| Christopher Ferris | 915bf81 | 2015-09-02 17:23:31 -0700 | [diff] [blame] | 403 | #define PCI_EXP_DEVCTL 8 | 
| Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 404 | #define PCI_EXP_DEVCTL_CERE 0x0001 | 
|  | 405 | #define PCI_EXP_DEVCTL_NFERE 0x0002 | 
|  | 406 | #define PCI_EXP_DEVCTL_FERE 0x0004 | 
| Christopher Ferris | 915bf81 | 2015-09-02 17:23:31 -0700 | [diff] [blame] | 407 | #define PCI_EXP_DEVCTL_URRE 0x0008 | 
| Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 408 | #define PCI_EXP_DEVCTL_RELAX_EN 0x0010 | 
|  | 409 | #define PCI_EXP_DEVCTL_PAYLOAD 0x00e0 | 
|  | 410 | #define PCI_EXP_DEVCTL_EXT_TAG 0x0100 | 
| Christopher Ferris | 915bf81 | 2015-09-02 17:23:31 -0700 | [diff] [blame] | 411 | #define PCI_EXP_DEVCTL_PHANTOM 0x0200 | 
| Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 412 | #define PCI_EXP_DEVCTL_AUX_PME 0x0400 | 
|  | 413 | #define PCI_EXP_DEVCTL_NOSNOOP_EN 0x0800 | 
|  | 414 | #define PCI_EXP_DEVCTL_READRQ 0x7000 | 
| Christopher Ferris | 05d08e9 | 2016-02-04 13:16:38 -0800 | [diff] [blame] | 415 | #define PCI_EXP_DEVCTL_READRQ_128B 0x0000 | 
|  | 416 | #define PCI_EXP_DEVCTL_READRQ_256B 0x1000 | 
| Christopher Ferris | 05d08e9 | 2016-02-04 13:16:38 -0800 | [diff] [blame] | 417 | #define PCI_EXP_DEVCTL_READRQ_512B 0x2000 | 
|  | 418 | #define PCI_EXP_DEVCTL_READRQ_1024B 0x3000 | 
| Christopher Ferris | 915bf81 | 2015-09-02 17:23:31 -0700 | [diff] [blame] | 419 | #define PCI_EXP_DEVCTL_BCR_FLR 0x8000 | 
| Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 420 | #define PCI_EXP_DEVSTA 10 | 
| Christopher Ferris | 38062f9 | 2014-07-09 15:33:25 -0700 | [diff] [blame] | 421 | #define PCI_EXP_DEVSTA_CED 0x0001 | 
|  | 422 | #define PCI_EXP_DEVSTA_NFED 0x0002 | 
| Christopher Ferris | 915bf81 | 2015-09-02 17:23:31 -0700 | [diff] [blame] | 423 | #define PCI_EXP_DEVSTA_FED 0x0004 | 
| Christopher Ferris | 38062f9 | 2014-07-09 15:33:25 -0700 | [diff] [blame] | 424 | #define PCI_EXP_DEVSTA_URD 0x0008 | 
|  | 425 | #define PCI_EXP_DEVSTA_AUXPD 0x0010 | 
|  | 426 | #define PCI_EXP_DEVSTA_TRPND 0x0020 | 
| Christopher Ferris | 1308ad3 | 2017-11-14 17:32:13 -0800 | [diff] [blame] | 427 | #define PCI_CAP_EXP_RC_ENDPOINT_SIZEOF_V1 12 | 
| Christopher Ferris | 915bf81 | 2015-09-02 17:23:31 -0700 | [diff] [blame] | 428 | #define PCI_EXP_LNKCAP 12 | 
| Christopher Ferris | 38062f9 | 2014-07-09 15:33:25 -0700 | [diff] [blame] | 429 | #define PCI_EXP_LNKCAP_SLS 0x0000000f | 
|  | 430 | #define PCI_EXP_LNKCAP_SLS_2_5GB 0x00000001 | 
|  | 431 | #define PCI_EXP_LNKCAP_SLS_5_0GB 0x00000002 | 
| Christopher Ferris | 1308ad3 | 2017-11-14 17:32:13 -0800 | [diff] [blame] | 432 | #define PCI_EXP_LNKCAP_SLS_8_0GB 0x00000003 | 
| Christopher Ferris | 915bf81 | 2015-09-02 17:23:31 -0700 | [diff] [blame] | 433 | #define PCI_EXP_LNKCAP_MLW 0x000003f0 | 
| Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 434 | #define PCI_EXP_LNKCAP_ASPMS 0x00000c00 | 
|  | 435 | #define PCI_EXP_LNKCAP_L0SEL 0x00007000 | 
|  | 436 | #define PCI_EXP_LNKCAP_L1EL 0x00038000 | 
| Christopher Ferris | 915bf81 | 2015-09-02 17:23:31 -0700 | [diff] [blame] | 437 | #define PCI_EXP_LNKCAP_CLKPM 0x00040000 | 
| Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 438 | #define PCI_EXP_LNKCAP_SDERC 0x00080000 | 
|  | 439 | #define PCI_EXP_LNKCAP_DLLLARC 0x00100000 | 
|  | 440 | #define PCI_EXP_LNKCAP_LBNC 0x00200000 | 
| Christopher Ferris | 915bf81 | 2015-09-02 17:23:31 -0700 | [diff] [blame] | 441 | #define PCI_EXP_LNKCAP_PN 0xff000000 | 
| Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 442 | #define PCI_EXP_LNKCTL 16 | 
|  | 443 | #define PCI_EXP_LNKCTL_ASPMC 0x0003 | 
| Christopher Ferris | 38062f9 | 2014-07-09 15:33:25 -0700 | [diff] [blame] | 444 | #define PCI_EXP_LNKCTL_ASPM_L0S 0x0001 | 
| Christopher Ferris | 915bf81 | 2015-09-02 17:23:31 -0700 | [diff] [blame] | 445 | #define PCI_EXP_LNKCTL_ASPM_L1 0x0002 | 
| Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 446 | #define PCI_EXP_LNKCTL_RCB 0x0008 | 
|  | 447 | #define PCI_EXP_LNKCTL_LD 0x0010 | 
|  | 448 | #define PCI_EXP_LNKCTL_RL 0x0020 | 
| Christopher Ferris | 915bf81 | 2015-09-02 17:23:31 -0700 | [diff] [blame] | 449 | #define PCI_EXP_LNKCTL_CCC 0x0040 | 
| Christopher Ferris | 38062f9 | 2014-07-09 15:33:25 -0700 | [diff] [blame] | 450 | #define PCI_EXP_LNKCTL_ES 0x0080 | 
|  | 451 | #define PCI_EXP_LNKCTL_CLKREQ_EN 0x0100 | 
|  | 452 | #define PCI_EXP_LNKCTL_HAWD 0x0200 | 
| Christopher Ferris | 915bf81 | 2015-09-02 17:23:31 -0700 | [diff] [blame] | 453 | #define PCI_EXP_LNKCTL_LBMIE 0x0400 | 
| Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 454 | #define PCI_EXP_LNKCTL_LABIE 0x0800 | 
|  | 455 | #define PCI_EXP_LNKSTA 18 | 
|  | 456 | #define PCI_EXP_LNKSTA_CLS 0x000f | 
| Christopher Ferris | 915bf81 | 2015-09-02 17:23:31 -0700 | [diff] [blame] | 457 | #define PCI_EXP_LNKSTA_CLS_2_5GB 0x0001 | 
| Christopher Ferris | 38062f9 | 2014-07-09 15:33:25 -0700 | [diff] [blame] | 458 | #define PCI_EXP_LNKSTA_CLS_5_0GB 0x0002 | 
|  | 459 | #define PCI_EXP_LNKSTA_CLS_8_0GB 0x0003 | 
| Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 460 | #define PCI_EXP_LNKSTA_NLW 0x03f0 | 
| Christopher Ferris | 915bf81 | 2015-09-02 17:23:31 -0700 | [diff] [blame] | 461 | #define PCI_EXP_LNKSTA_NLW_X1 0x0010 | 
| Christopher Ferris | 38062f9 | 2014-07-09 15:33:25 -0700 | [diff] [blame] | 462 | #define PCI_EXP_LNKSTA_NLW_X2 0x0020 | 
|  | 463 | #define PCI_EXP_LNKSTA_NLW_X4 0x0040 | 
|  | 464 | #define PCI_EXP_LNKSTA_NLW_X8 0x0080 | 
| Christopher Ferris | 915bf81 | 2015-09-02 17:23:31 -0700 | [diff] [blame] | 465 | #define PCI_EXP_LNKSTA_NLW_SHIFT 4 | 
| Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 466 | #define PCI_EXP_LNKSTA_LT 0x0800 | 
|  | 467 | #define PCI_EXP_LNKSTA_SLC 0x1000 | 
|  | 468 | #define PCI_EXP_LNKSTA_DLLLA 0x2000 | 
| Christopher Ferris | 915bf81 | 2015-09-02 17:23:31 -0700 | [diff] [blame] | 469 | #define PCI_EXP_LNKSTA_LBMS 0x4000 | 
| Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 470 | #define PCI_EXP_LNKSTA_LABS 0x8000 | 
|  | 471 | #define PCI_CAP_EXP_ENDPOINT_SIZEOF_V1 20 | 
|  | 472 | #define PCI_EXP_SLTCAP 20 | 
| Christopher Ferris | 915bf81 | 2015-09-02 17:23:31 -0700 | [diff] [blame] | 473 | #define PCI_EXP_SLTCAP_ABP 0x00000001 | 
| Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 474 | #define PCI_EXP_SLTCAP_PCP 0x00000002 | 
|  | 475 | #define PCI_EXP_SLTCAP_MRLSP 0x00000004 | 
|  | 476 | #define PCI_EXP_SLTCAP_AIP 0x00000008 | 
| Christopher Ferris | 915bf81 | 2015-09-02 17:23:31 -0700 | [diff] [blame] | 477 | #define PCI_EXP_SLTCAP_PIP 0x00000010 | 
| Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 478 | #define PCI_EXP_SLTCAP_HPS 0x00000020 | 
|  | 479 | #define PCI_EXP_SLTCAP_HPC 0x00000040 | 
|  | 480 | #define PCI_EXP_SLTCAP_SPLV 0x00007f80 | 
| Christopher Ferris | 915bf81 | 2015-09-02 17:23:31 -0700 | [diff] [blame] | 481 | #define PCI_EXP_SLTCAP_SPLS 0x00018000 | 
| Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 482 | #define PCI_EXP_SLTCAP_EIP 0x00020000 | 
|  | 483 | #define PCI_EXP_SLTCAP_NCCS 0x00040000 | 
|  | 484 | #define PCI_EXP_SLTCAP_PSN 0xfff80000 | 
| Christopher Ferris | 915bf81 | 2015-09-02 17:23:31 -0700 | [diff] [blame] | 485 | #define PCI_EXP_SLTCTL 24 | 
| Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 486 | #define PCI_EXP_SLTCTL_ABPE 0x0001 | 
|  | 487 | #define PCI_EXP_SLTCTL_PFDE 0x0002 | 
|  | 488 | #define PCI_EXP_SLTCTL_MRLSCE 0x0004 | 
| Christopher Ferris | 915bf81 | 2015-09-02 17:23:31 -0700 | [diff] [blame] | 489 | #define PCI_EXP_SLTCTL_PDCE 0x0008 | 
| Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 490 | #define PCI_EXP_SLTCTL_CCIE 0x0010 | 
|  | 491 | #define PCI_EXP_SLTCTL_HPIE 0x0020 | 
|  | 492 | #define PCI_EXP_SLTCTL_AIC 0x00c0 | 
| Christopher Ferris | 915bf81 | 2015-09-02 17:23:31 -0700 | [diff] [blame] | 493 | #define PCI_EXP_SLTCTL_ATTN_IND_ON 0x0040 | 
| Christopher Ferris | 38062f9 | 2014-07-09 15:33:25 -0700 | [diff] [blame] | 494 | #define PCI_EXP_SLTCTL_ATTN_IND_BLINK 0x0080 | 
|  | 495 | #define PCI_EXP_SLTCTL_ATTN_IND_OFF 0x00c0 | 
|  | 496 | #define PCI_EXP_SLTCTL_PIC 0x0300 | 
| Christopher Ferris | 915bf81 | 2015-09-02 17:23:31 -0700 | [diff] [blame] | 497 | #define PCI_EXP_SLTCTL_PWR_IND_ON 0x0100 | 
| Christopher Ferris | 38062f9 | 2014-07-09 15:33:25 -0700 | [diff] [blame] | 498 | #define PCI_EXP_SLTCTL_PWR_IND_BLINK 0x0200 | 
|  | 499 | #define PCI_EXP_SLTCTL_PWR_IND_OFF 0x0300 | 
| Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 500 | #define PCI_EXP_SLTCTL_PCC 0x0400 | 
| Christopher Ferris | 915bf81 | 2015-09-02 17:23:31 -0700 | [diff] [blame] | 501 | #define PCI_EXP_SLTCTL_PWR_ON 0x0000 | 
| Christopher Ferris | 38062f9 | 2014-07-09 15:33:25 -0700 | [diff] [blame] | 502 | #define PCI_EXP_SLTCTL_PWR_OFF 0x0400 | 
| Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 503 | #define PCI_EXP_SLTCTL_EIC 0x0800 | 
|  | 504 | #define PCI_EXP_SLTCTL_DLLSCE 0x1000 | 
| Christopher Ferris | 915bf81 | 2015-09-02 17:23:31 -0700 | [diff] [blame] | 505 | #define PCI_EXP_SLTSTA 26 | 
| Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 506 | #define PCI_EXP_SLTSTA_ABP 0x0001 | 
|  | 507 | #define PCI_EXP_SLTSTA_PFD 0x0002 | 
|  | 508 | #define PCI_EXP_SLTSTA_MRLSC 0x0004 | 
| Christopher Ferris | 915bf81 | 2015-09-02 17:23:31 -0700 | [diff] [blame] | 509 | #define PCI_EXP_SLTSTA_PDC 0x0008 | 
| Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 510 | #define PCI_EXP_SLTSTA_CC 0x0010 | 
|  | 511 | #define PCI_EXP_SLTSTA_MRLSS 0x0020 | 
|  | 512 | #define PCI_EXP_SLTSTA_PDS 0x0040 | 
| Christopher Ferris | 915bf81 | 2015-09-02 17:23:31 -0700 | [diff] [blame] | 513 | #define PCI_EXP_SLTSTA_EIS 0x0080 | 
| Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 514 | #define PCI_EXP_SLTSTA_DLLSC 0x0100 | 
|  | 515 | #define PCI_EXP_RTCTL 28 | 
| Christopher Ferris | 38062f9 | 2014-07-09 15:33:25 -0700 | [diff] [blame] | 516 | #define PCI_EXP_RTCTL_SECEE 0x0001 | 
| Christopher Ferris | 915bf81 | 2015-09-02 17:23:31 -0700 | [diff] [blame] | 517 | #define PCI_EXP_RTCTL_SENFEE 0x0002 | 
| Christopher Ferris | 38062f9 | 2014-07-09 15:33:25 -0700 | [diff] [blame] | 518 | #define PCI_EXP_RTCTL_SEFEE 0x0004 | 
|  | 519 | #define PCI_EXP_RTCTL_PMEIE 0x0008 | 
|  | 520 | #define PCI_EXP_RTCTL_CRSSVE 0x0010 | 
| Christopher Ferris | 915bf81 | 2015-09-02 17:23:31 -0700 | [diff] [blame] | 521 | #define PCI_EXP_RTCAP 30 | 
| Christopher Ferris | 82d7504 | 2015-01-26 10:57:07 -0800 | [diff] [blame] | 522 | #define PCI_EXP_RTCAP_CRSVIS 0x0001 | 
| Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 523 | #define PCI_EXP_RTSTA 32 | 
| Christopher Ferris | 38062f9 | 2014-07-09 15:33:25 -0700 | [diff] [blame] | 524 | #define PCI_EXP_RTSTA_PME 0x00010000 | 
| Christopher Ferris | 915bf81 | 2015-09-02 17:23:31 -0700 | [diff] [blame] | 525 | #define PCI_EXP_RTSTA_PENDING 0x00020000 | 
| Christopher Ferris | 82d7504 | 2015-01-26 10:57:07 -0800 | [diff] [blame] | 526 | #define PCI_EXP_DEVCAP2 36 | 
| Christopher Ferris | 38062f9 | 2014-07-09 15:33:25 -0700 | [diff] [blame] | 527 | #define PCI_EXP_DEVCAP2_ARI 0x00000020 | 
| Christopher Ferris | 6a9755d | 2017-01-13 14:09:31 -0800 | [diff] [blame] | 528 | #define PCI_EXP_DEVCAP2_ATOMIC_ROUTE 0x00000040 | 
|  | 529 | #define PCI_EXP_DEVCAP2_ATOMIC_COMP64 0x00000100 | 
| Christopher Ferris | 38062f9 | 2014-07-09 15:33:25 -0700 | [diff] [blame] | 530 | #define PCI_EXP_DEVCAP2_LTR 0x00000800 | 
| Christopher Ferris | 915bf81 | 2015-09-02 17:23:31 -0700 | [diff] [blame] | 531 | #define PCI_EXP_DEVCAP2_OBFF_MASK 0x000c0000 | 
| Christopher Ferris | 82d7504 | 2015-01-26 10:57:07 -0800 | [diff] [blame] | 532 | #define PCI_EXP_DEVCAP2_OBFF_MSG 0x00040000 | 
| Christopher Ferris | 38062f9 | 2014-07-09 15:33:25 -0700 | [diff] [blame] | 533 | #define PCI_EXP_DEVCAP2_OBFF_WAKE 0x00080000 | 
| Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 534 | #define PCI_EXP_DEVCTL2 40 | 
| Christopher Ferris | 915bf81 | 2015-09-02 17:23:31 -0700 | [diff] [blame] | 535 | #define PCI_EXP_DEVCTL2_COMP_TIMEOUT 0x000f | 
| Christopher Ferris | 82d7504 | 2015-01-26 10:57:07 -0800 | [diff] [blame] | 536 | #define PCI_EXP_DEVCTL2_ARI 0x0020 | 
| Christopher Ferris | 6a9755d | 2017-01-13 14:09:31 -0800 | [diff] [blame] | 537 | #define PCI_EXP_DEVCTL2_ATOMIC_REQ 0x0040 | 
| Christopher Ferris | 525ce91 | 2017-07-26 13:12:53 -0700 | [diff] [blame] | 538 | #define PCI_EXP_DEVCTL2_ATOMIC_EGRESS_BLOCK 0x0080 | 
| Christopher Ferris | 38062f9 | 2014-07-09 15:33:25 -0700 | [diff] [blame] | 539 | #define PCI_EXP_DEVCTL2_IDO_REQ_EN 0x0100 | 
|  | 540 | #define PCI_EXP_DEVCTL2_IDO_CMP_EN 0x0200 | 
| Christopher Ferris | 915bf81 | 2015-09-02 17:23:31 -0700 | [diff] [blame] | 541 | #define PCI_EXP_DEVCTL2_LTR_EN 0x0400 | 
| Christopher Ferris | 82d7504 | 2015-01-26 10:57:07 -0800 | [diff] [blame] | 542 | #define PCI_EXP_DEVCTL2_OBFF_MSGA_EN 0x2000 | 
| Christopher Ferris | 38062f9 | 2014-07-09 15:33:25 -0700 | [diff] [blame] | 543 | #define PCI_EXP_DEVCTL2_OBFF_MSGB_EN 0x4000 | 
|  | 544 | #define PCI_EXP_DEVCTL2_OBFF_WAKE_EN 0x6000 | 
| Christopher Ferris | 915bf81 | 2015-09-02 17:23:31 -0700 | [diff] [blame] | 545 | #define PCI_EXP_DEVSTA2 42 | 
| Christopher Ferris | 1308ad3 | 2017-11-14 17:32:13 -0800 | [diff] [blame] | 546 | #define PCI_CAP_EXP_RC_ENDPOINT_SIZEOF_V2 44 | 
| Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 547 | #define PCI_EXP_LNKCAP2 44 | 
| Christopher Ferris | 38062f9 | 2014-07-09 15:33:25 -0700 | [diff] [blame] | 548 | #define PCI_EXP_LNKCAP2_SLS_2_5GB 0x00000002 | 
| Christopher Ferris | 915bf81 | 2015-09-02 17:23:31 -0700 | [diff] [blame] | 549 | #define PCI_EXP_LNKCAP2_SLS_5_0GB 0x00000004 | 
| Christopher Ferris | 82d7504 | 2015-01-26 10:57:07 -0800 | [diff] [blame] | 550 | #define PCI_EXP_LNKCAP2_SLS_8_0GB 0x00000008 | 
| Christopher Ferris | 38062f9 | 2014-07-09 15:33:25 -0700 | [diff] [blame] | 551 | #define PCI_EXP_LNKCAP2_CROSSLINK 0x00000100 | 
| Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 552 | #define PCI_EXP_LNKCTL2 48 | 
| Christopher Ferris | 915bf81 | 2015-09-02 17:23:31 -0700 | [diff] [blame] | 553 | #define PCI_EXP_LNKSTA2 50 | 
| Christopher Ferris | 1308ad3 | 2017-11-14 17:32:13 -0800 | [diff] [blame] | 554 | #define PCI_CAP_EXP_ENDPOINT_SIZEOF_V2 52 | 
| Christopher Ferris | 82d7504 | 2015-01-26 10:57:07 -0800 | [diff] [blame] | 555 | #define PCI_EXP_SLTCAP2 52 | 
| Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 556 | #define PCI_EXP_SLTCTL2 56 | 
| Christopher Ferris | 38062f9 | 2014-07-09 15:33:25 -0700 | [diff] [blame] | 557 | #define PCI_EXP_SLTSTA2 58 | 
| Christopher Ferris | 915bf81 | 2015-09-02 17:23:31 -0700 | [diff] [blame] | 558 | #define PCI_EXT_CAP_ID(header) (header & 0x0000ffff) | 
| Christopher Ferris | 82d7504 | 2015-01-26 10:57:07 -0800 | [diff] [blame] | 559 | #define PCI_EXT_CAP_VER(header) ((header >> 16) & 0xf) | 
| Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 560 | #define PCI_EXT_CAP_NEXT(header) ((header >> 20) & 0xffc) | 
|  | 561 | #define PCI_EXT_CAP_ID_ERR 0x01 | 
| Christopher Ferris | 915bf81 | 2015-09-02 17:23:31 -0700 | [diff] [blame] | 562 | #define PCI_EXT_CAP_ID_VC 0x02 | 
| Christopher Ferris | 82d7504 | 2015-01-26 10:57:07 -0800 | [diff] [blame] | 563 | #define PCI_EXT_CAP_ID_DSN 0x03 | 
| Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 564 | #define PCI_EXT_CAP_ID_PWR 0x04 | 
|  | 565 | #define PCI_EXT_CAP_ID_RCLD 0x05 | 
| Christopher Ferris | 915bf81 | 2015-09-02 17:23:31 -0700 | [diff] [blame] | 566 | #define PCI_EXT_CAP_ID_RCILC 0x06 | 
| Christopher Ferris | 82d7504 | 2015-01-26 10:57:07 -0800 | [diff] [blame] | 567 | #define PCI_EXT_CAP_ID_RCEC 0x07 | 
| Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 568 | #define PCI_EXT_CAP_ID_MFVC 0x08 | 
|  | 569 | #define PCI_EXT_CAP_ID_VC9 0x09 | 
| Christopher Ferris | 915bf81 | 2015-09-02 17:23:31 -0700 | [diff] [blame] | 570 | #define PCI_EXT_CAP_ID_RCRB 0x0A | 
| Christopher Ferris | 82d7504 | 2015-01-26 10:57:07 -0800 | [diff] [blame] | 571 | #define PCI_EXT_CAP_ID_VNDR 0x0B | 
| Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 572 | #define PCI_EXT_CAP_ID_CAC 0x0C | 
|  | 573 | #define PCI_EXT_CAP_ID_ACS 0x0D | 
| Christopher Ferris | 915bf81 | 2015-09-02 17:23:31 -0700 | [diff] [blame] | 574 | #define PCI_EXT_CAP_ID_ARI 0x0E | 
| Christopher Ferris | 82d7504 | 2015-01-26 10:57:07 -0800 | [diff] [blame] | 575 | #define PCI_EXT_CAP_ID_ATS 0x0F | 
| Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 576 | #define PCI_EXT_CAP_ID_SRIOV 0x10 | 
|  | 577 | #define PCI_EXT_CAP_ID_MRIOV 0x11 | 
| Christopher Ferris | 915bf81 | 2015-09-02 17:23:31 -0700 | [diff] [blame] | 578 | #define PCI_EXT_CAP_ID_MCAST 0x12 | 
| Christopher Ferris | 82d7504 | 2015-01-26 10:57:07 -0800 | [diff] [blame] | 579 | #define PCI_EXT_CAP_ID_PRI 0x13 | 
| Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 580 | #define PCI_EXT_CAP_ID_AMD_XXX 0x14 | 
|  | 581 | #define PCI_EXT_CAP_ID_REBAR 0x15 | 
| Christopher Ferris | 915bf81 | 2015-09-02 17:23:31 -0700 | [diff] [blame] | 582 | #define PCI_EXT_CAP_ID_DPA 0x16 | 
| Christopher Ferris | 82d7504 | 2015-01-26 10:57:07 -0800 | [diff] [blame] | 583 | #define PCI_EXT_CAP_ID_TPH 0x17 | 
| Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 584 | #define PCI_EXT_CAP_ID_LTR 0x18 | 
|  | 585 | #define PCI_EXT_CAP_ID_SECPCI 0x19 | 
| Christopher Ferris | 915bf81 | 2015-09-02 17:23:31 -0700 | [diff] [blame] | 586 | #define PCI_EXT_CAP_ID_PMUX 0x1A | 
| Christopher Ferris | 82d7504 | 2015-01-26 10:57:07 -0800 | [diff] [blame] | 587 | #define PCI_EXT_CAP_ID_PASID 0x1B | 
| Christopher Ferris | 106b3a8 | 2016-08-24 12:15:38 -0700 | [diff] [blame] | 588 | #define PCI_EXT_CAP_ID_DPC 0x1D | 
| Christopher Ferris | 525ce91 | 2017-07-26 13:12:53 -0700 | [diff] [blame] | 589 | #define PCI_EXT_CAP_ID_L1SS 0x1E | 
| Christopher Ferris | 6a9755d | 2017-01-13 14:09:31 -0800 | [diff] [blame] | 590 | #define PCI_EXT_CAP_ID_PTM 0x1F | 
|  | 591 | #define PCI_EXT_CAP_ID_MAX PCI_EXT_CAP_ID_PTM | 
| Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 592 | #define PCI_EXT_CAP_DSN_SIZEOF 12 | 
| Christopher Ferris | 915bf81 | 2015-09-02 17:23:31 -0700 | [diff] [blame] | 593 | #define PCI_EXT_CAP_MCAST_ENDPOINT_SIZEOF 40 | 
| Christopher Ferris | 106b3a8 | 2016-08-24 12:15:38 -0700 | [diff] [blame] | 594 | #define PCI_ERR_UNCOR_STATUS 4 | 
| Christopher Ferris | 82d7504 | 2015-01-26 10:57:07 -0800 | [diff] [blame] | 595 | #define PCI_ERR_UNC_UND 0x00000001 | 
| Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 596 | #define PCI_ERR_UNC_DLP 0x00000010 | 
| Christopher Ferris | 915bf81 | 2015-09-02 17:23:31 -0700 | [diff] [blame] | 597 | #define PCI_ERR_UNC_SURPDN 0x00000020 | 
| Christopher Ferris | 106b3a8 | 2016-08-24 12:15:38 -0700 | [diff] [blame] | 598 | #define PCI_ERR_UNC_POISON_TLP 0x00001000 | 
| Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 599 | #define PCI_ERR_UNC_FCP 0x00002000 | 
|  | 600 | #define PCI_ERR_UNC_COMP_TIME 0x00004000 | 
| Christopher Ferris | 915bf81 | 2015-09-02 17:23:31 -0700 | [diff] [blame] | 601 | #define PCI_ERR_UNC_COMP_ABORT 0x00008000 | 
| Christopher Ferris | 106b3a8 | 2016-08-24 12:15:38 -0700 | [diff] [blame] | 602 | #define PCI_ERR_UNC_UNX_COMP 0x00010000 | 
| Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 603 | #define PCI_ERR_UNC_RX_OVER 0x00020000 | 
|  | 604 | #define PCI_ERR_UNC_MALF_TLP 0x00040000 | 
| Christopher Ferris | 915bf81 | 2015-09-02 17:23:31 -0700 | [diff] [blame] | 605 | #define PCI_ERR_UNC_ECRC 0x00080000 | 
| Christopher Ferris | 106b3a8 | 2016-08-24 12:15:38 -0700 | [diff] [blame] | 606 | #define PCI_ERR_UNC_UNSUP 0x00100000 | 
| Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 607 | #define PCI_ERR_UNC_ACSV 0x00200000 | 
|  | 608 | #define PCI_ERR_UNC_INTN 0x00400000 | 
| Christopher Ferris | 915bf81 | 2015-09-02 17:23:31 -0700 | [diff] [blame] | 609 | #define PCI_ERR_UNC_MCBTLP 0x00800000 | 
| Christopher Ferris | 106b3a8 | 2016-08-24 12:15:38 -0700 | [diff] [blame] | 610 | #define PCI_ERR_UNC_ATOMEG 0x01000000 | 
| Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 611 | #define PCI_ERR_UNC_TLPPRE 0x02000000 | 
|  | 612 | #define PCI_ERR_UNCOR_MASK 8 | 
| Christopher Ferris | 915bf81 | 2015-09-02 17:23:31 -0700 | [diff] [blame] | 613 | #define PCI_ERR_UNCOR_SEVER 12 | 
| Christopher Ferris | 106b3a8 | 2016-08-24 12:15:38 -0700 | [diff] [blame] | 614 | #define PCI_ERR_COR_STATUS 16 | 
| Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 615 | #define PCI_ERR_COR_RCVR 0x00000001 | 
|  | 616 | #define PCI_ERR_COR_BAD_TLP 0x00000040 | 
| Christopher Ferris | 915bf81 | 2015-09-02 17:23:31 -0700 | [diff] [blame] | 617 | #define PCI_ERR_COR_BAD_DLLP 0x00000080 | 
| Christopher Ferris | 106b3a8 | 2016-08-24 12:15:38 -0700 | [diff] [blame] | 618 | #define PCI_ERR_COR_REP_ROLL 0x00000100 | 
| Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 619 | #define PCI_ERR_COR_REP_TIMER 0x00001000 | 
|  | 620 | #define PCI_ERR_COR_ADV_NFAT 0x00002000 | 
| Christopher Ferris | 915bf81 | 2015-09-02 17:23:31 -0700 | [diff] [blame] | 621 | #define PCI_ERR_COR_INTERNAL 0x00004000 | 
| Christopher Ferris | 106b3a8 | 2016-08-24 12:15:38 -0700 | [diff] [blame] | 622 | #define PCI_ERR_COR_LOG_OVER 0x00008000 | 
| Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 623 | #define PCI_ERR_COR_MASK 20 | 
|  | 624 | #define PCI_ERR_CAP 24 | 
| Christopher Ferris | 915bf81 | 2015-09-02 17:23:31 -0700 | [diff] [blame] | 625 | #define PCI_ERR_CAP_FEP(x) ((x) & 31) | 
| Christopher Ferris | 106b3a8 | 2016-08-24 12:15:38 -0700 | [diff] [blame] | 626 | #define PCI_ERR_CAP_ECRC_GENC 0x00000020 | 
| Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 627 | #define PCI_ERR_CAP_ECRC_GENE 0x00000040 | 
|  | 628 | #define PCI_ERR_CAP_ECRC_CHKC 0x00000080 | 
| Christopher Ferris | 915bf81 | 2015-09-02 17:23:31 -0700 | [diff] [blame] | 629 | #define PCI_ERR_CAP_ECRC_CHKE 0x00000100 | 
| Christopher Ferris | 106b3a8 | 2016-08-24 12:15:38 -0700 | [diff] [blame] | 630 | #define PCI_ERR_HEADER_LOG 28 | 
| Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 631 | #define PCI_ERR_ROOT_COMMAND 44 | 
|  | 632 | #define PCI_ERR_ROOT_CMD_COR_EN 0x00000001 | 
| Christopher Ferris | 915bf81 | 2015-09-02 17:23:31 -0700 | [diff] [blame] | 633 | #define PCI_ERR_ROOT_CMD_NONFATAL_EN 0x00000002 | 
| Christopher Ferris | 106b3a8 | 2016-08-24 12:15:38 -0700 | [diff] [blame] | 634 | #define PCI_ERR_ROOT_CMD_FATAL_EN 0x00000004 | 
| Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 635 | #define PCI_ERR_ROOT_STATUS 48 | 
|  | 636 | #define PCI_ERR_ROOT_COR_RCV 0x00000001 | 
| Christopher Ferris | 915bf81 | 2015-09-02 17:23:31 -0700 | [diff] [blame] | 637 | #define PCI_ERR_ROOT_MULTI_COR_RCV 0x00000002 | 
| Christopher Ferris | 106b3a8 | 2016-08-24 12:15:38 -0700 | [diff] [blame] | 638 | #define PCI_ERR_ROOT_UNCOR_RCV 0x00000004 | 
| Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 639 | #define PCI_ERR_ROOT_MULTI_UNCOR_RCV 0x00000008 | 
|  | 640 | #define PCI_ERR_ROOT_FIRST_FATAL 0x00000010 | 
| Christopher Ferris | 915bf81 | 2015-09-02 17:23:31 -0700 | [diff] [blame] | 641 | #define PCI_ERR_ROOT_NONFATAL_RCV 0x00000020 | 
| Christopher Ferris | 106b3a8 | 2016-08-24 12:15:38 -0700 | [diff] [blame] | 642 | #define PCI_ERR_ROOT_FATAL_RCV 0x00000040 | 
| Christopher Ferris | 934ec94 | 2018-01-31 15:29:16 -0800 | [diff] [blame] | 643 | #define PCI_ERR_ROOT_AER_IRQ 0xf8000000 | 
| Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 644 | #define PCI_ERR_ROOT_ERR_SRC 52 | 
| Christopher Ferris | 38062f9 | 2014-07-09 15:33:25 -0700 | [diff] [blame] | 645 | #define PCI_VC_PORT_CAP1 4 | 
| Christopher Ferris | 915bf81 | 2015-09-02 17:23:31 -0700 | [diff] [blame] | 646 | #define PCI_VC_CAP1_EVCC 0x00000007 | 
| Christopher Ferris | 106b3a8 | 2016-08-24 12:15:38 -0700 | [diff] [blame] | 647 | #define PCI_VC_CAP1_LPEVCC 0x00000070 | 
| Christopher Ferris | 38062f9 | 2014-07-09 15:33:25 -0700 | [diff] [blame] | 648 | #define PCI_VC_CAP1_ARB_SIZE 0x00000c00 | 
|  | 649 | #define PCI_VC_PORT_CAP2 8 | 
| Christopher Ferris | 915bf81 | 2015-09-02 17:23:31 -0700 | [diff] [blame] | 650 | #define PCI_VC_CAP2_32_PHASE 0x00000002 | 
| Christopher Ferris | 106b3a8 | 2016-08-24 12:15:38 -0700 | [diff] [blame] | 651 | #define PCI_VC_CAP2_64_PHASE 0x00000004 | 
| Christopher Ferris | 38062f9 | 2014-07-09 15:33:25 -0700 | [diff] [blame] | 652 | #define PCI_VC_CAP2_128_PHASE 0x00000008 | 
|  | 653 | #define PCI_VC_CAP2_ARB_OFF 0xff000000 | 
| Christopher Ferris | 915bf81 | 2015-09-02 17:23:31 -0700 | [diff] [blame] | 654 | #define PCI_VC_PORT_CTRL 12 | 
| Christopher Ferris | 106b3a8 | 2016-08-24 12:15:38 -0700 | [diff] [blame] | 655 | #define PCI_VC_PORT_CTRL_LOAD_TABLE 0x00000001 | 
| Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 656 | #define PCI_VC_PORT_STATUS 14 | 
| Christopher Ferris | 38062f9 | 2014-07-09 15:33:25 -0700 | [diff] [blame] | 657 | #define PCI_VC_PORT_STATUS_TABLE 0x00000001 | 
| Christopher Ferris | 915bf81 | 2015-09-02 17:23:31 -0700 | [diff] [blame] | 658 | #define PCI_VC_RES_CAP 16 | 
| Christopher Ferris | 106b3a8 | 2016-08-24 12:15:38 -0700 | [diff] [blame] | 659 | #define PCI_VC_RES_CAP_32_PHASE 0x00000002 | 
| Christopher Ferris | 38062f9 | 2014-07-09 15:33:25 -0700 | [diff] [blame] | 660 | #define PCI_VC_RES_CAP_64_PHASE 0x00000004 | 
|  | 661 | #define PCI_VC_RES_CAP_128_PHASE 0x00000008 | 
| Christopher Ferris | 915bf81 | 2015-09-02 17:23:31 -0700 | [diff] [blame] | 662 | #define PCI_VC_RES_CAP_128_PHASE_TB 0x00000010 | 
| Christopher Ferris | 106b3a8 | 2016-08-24 12:15:38 -0700 | [diff] [blame] | 663 | #define PCI_VC_RES_CAP_256_PHASE 0x00000020 | 
| Christopher Ferris | 38062f9 | 2014-07-09 15:33:25 -0700 | [diff] [blame] | 664 | #define PCI_VC_RES_CAP_ARB_OFF 0xff000000 | 
|  | 665 | #define PCI_VC_RES_CTRL 20 | 
| Christopher Ferris | 915bf81 | 2015-09-02 17:23:31 -0700 | [diff] [blame] | 666 | #define PCI_VC_RES_CTRL_LOAD_TABLE 0x00010000 | 
| Christopher Ferris | 106b3a8 | 2016-08-24 12:15:38 -0700 | [diff] [blame] | 667 | #define PCI_VC_RES_CTRL_ARB_SELECT 0x000e0000 | 
| Christopher Ferris | 38062f9 | 2014-07-09 15:33:25 -0700 | [diff] [blame] | 668 | #define PCI_VC_RES_CTRL_ID 0x07000000 | 
|  | 669 | #define PCI_VC_RES_CTRL_ENABLE 0x80000000 | 
| Christopher Ferris | 915bf81 | 2015-09-02 17:23:31 -0700 | [diff] [blame] | 670 | #define PCI_VC_RES_STATUS 26 | 
| Christopher Ferris | 106b3a8 | 2016-08-24 12:15:38 -0700 | [diff] [blame] | 671 | #define PCI_VC_RES_STATUS_TABLE 0x00000001 | 
| Christopher Ferris | 38062f9 | 2014-07-09 15:33:25 -0700 | [diff] [blame] | 672 | #define PCI_VC_RES_STATUS_NEGO 0x00000002 | 
| Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 673 | #define PCI_CAP_VC_BASE_SIZEOF 0x10 | 
| Christopher Ferris | 915bf81 | 2015-09-02 17:23:31 -0700 | [diff] [blame] | 674 | #define PCI_CAP_VC_PER_VC_SIZEOF 0x0C | 
| Christopher Ferris | 106b3a8 | 2016-08-24 12:15:38 -0700 | [diff] [blame] | 675 | #define PCI_PWR_DSR 4 | 
| Christopher Ferris | 38062f9 | 2014-07-09 15:33:25 -0700 | [diff] [blame] | 676 | #define PCI_PWR_DATA 8 | 
| Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 677 | #define PCI_PWR_DATA_BASE(x) ((x) & 0xff) | 
| Christopher Ferris | 915bf81 | 2015-09-02 17:23:31 -0700 | [diff] [blame] | 678 | #define PCI_PWR_DATA_SCALE(x) (((x) >> 8) & 3) | 
| Christopher Ferris | 106b3a8 | 2016-08-24 12:15:38 -0700 | [diff] [blame] | 679 | #define PCI_PWR_DATA_PM_SUB(x) (((x) >> 10) & 7) | 
| Christopher Ferris | 38062f9 | 2014-07-09 15:33:25 -0700 | [diff] [blame] | 680 | #define PCI_PWR_DATA_PM_STATE(x) (((x) >> 13) & 3) | 
| Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 681 | #define PCI_PWR_DATA_TYPE(x) (((x) >> 15) & 7) | 
| Christopher Ferris | 915bf81 | 2015-09-02 17:23:31 -0700 | [diff] [blame] | 682 | #define PCI_PWR_DATA_RAIL(x) (((x) >> 18) & 7) | 
| Christopher Ferris | 106b3a8 | 2016-08-24 12:15:38 -0700 | [diff] [blame] | 683 | #define PCI_PWR_CAP 12 | 
| Christopher Ferris | 38062f9 | 2014-07-09 15:33:25 -0700 | [diff] [blame] | 684 | #define PCI_PWR_CAP_BUDGET(x) ((x) & 1) | 
| Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 685 | #define PCI_EXT_CAP_PWR_SIZEOF 16 | 
| Christopher Ferris | 915bf81 | 2015-09-02 17:23:31 -0700 | [diff] [blame] | 686 | #define PCI_VNDR_HEADER 4 | 
| Christopher Ferris | 106b3a8 | 2016-08-24 12:15:38 -0700 | [diff] [blame] | 687 | #define PCI_VNDR_HEADER_ID(x) ((x) & 0xffff) | 
| Christopher Ferris | 38062f9 | 2014-07-09 15:33:25 -0700 | [diff] [blame] | 688 | #define PCI_VNDR_HEADER_REV(x) (((x) >> 16) & 0xf) | 
| Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 689 | #define PCI_VNDR_HEADER_LEN(x) (((x) >> 20) & 0xfff) | 
| Christopher Ferris | 915bf81 | 2015-09-02 17:23:31 -0700 | [diff] [blame] | 690 | #define HT_3BIT_CAP_MASK 0xE0 | 
| Christopher Ferris | 106b3a8 | 2016-08-24 12:15:38 -0700 | [diff] [blame] | 691 | #define HT_CAPTYPE_SLAVE 0x00 | 
| Christopher Ferris | 38062f9 | 2014-07-09 15:33:25 -0700 | [diff] [blame] | 692 | #define HT_CAPTYPE_HOST 0x20 | 
| Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 693 | #define HT_5BIT_CAP_MASK 0xF8 | 
| Christopher Ferris | 915bf81 | 2015-09-02 17:23:31 -0700 | [diff] [blame] | 694 | #define HT_CAPTYPE_IRQ 0x80 | 
| Christopher Ferris | 106b3a8 | 2016-08-24 12:15:38 -0700 | [diff] [blame] | 695 | #define HT_CAPTYPE_REMAPPING_40 0xA0 | 
| Christopher Ferris | 38062f9 | 2014-07-09 15:33:25 -0700 | [diff] [blame] | 696 | #define HT_CAPTYPE_REMAPPING_64 0xA2 | 
| Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 697 | #define HT_CAPTYPE_UNITID_CLUMP 0x90 | 
| Christopher Ferris | 915bf81 | 2015-09-02 17:23:31 -0700 | [diff] [blame] | 698 | #define HT_CAPTYPE_EXTCONF 0x98 | 
| Christopher Ferris | 106b3a8 | 2016-08-24 12:15:38 -0700 | [diff] [blame] | 699 | #define HT_CAPTYPE_MSI_MAPPING 0xA8 | 
| Christopher Ferris | 38062f9 | 2014-07-09 15:33:25 -0700 | [diff] [blame] | 700 | #define HT_MSI_FLAGS 0x02 | 
| Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 701 | #define HT_MSI_FLAGS_ENABLE 0x1 | 
| Christopher Ferris | 915bf81 | 2015-09-02 17:23:31 -0700 | [diff] [blame] | 702 | #define HT_MSI_FLAGS_FIXED 0x2 | 
| Christopher Ferris | 106b3a8 | 2016-08-24 12:15:38 -0700 | [diff] [blame] | 703 | #define HT_MSI_FIXED_ADDR 0x00000000FEE00000ULL | 
| Christopher Ferris | 38062f9 | 2014-07-09 15:33:25 -0700 | [diff] [blame] | 704 | #define HT_MSI_ADDR_LO 0x04 | 
| Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 705 | #define HT_MSI_ADDR_LO_MASK 0xFFF00000 | 
| Christopher Ferris | 915bf81 | 2015-09-02 17:23:31 -0700 | [diff] [blame] | 706 | #define HT_MSI_ADDR_HI 0x08 | 
| Christopher Ferris | 106b3a8 | 2016-08-24 12:15:38 -0700 | [diff] [blame] | 707 | #define HT_CAPTYPE_DIRECT_ROUTE 0xB0 | 
| Christopher Ferris | 38062f9 | 2014-07-09 15:33:25 -0700 | [diff] [blame] | 708 | #define HT_CAPTYPE_VCSET 0xB8 | 
| Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 709 | #define HT_CAPTYPE_ERROR_RETRY 0xC0 | 
| Christopher Ferris | 915bf81 | 2015-09-02 17:23:31 -0700 | [diff] [blame] | 710 | #define HT_CAPTYPE_GEN3 0xD0 | 
| Christopher Ferris | 106b3a8 | 2016-08-24 12:15:38 -0700 | [diff] [blame] | 711 | #define HT_CAPTYPE_PM 0xE0 | 
| Christopher Ferris | 38062f9 | 2014-07-09 15:33:25 -0700 | [diff] [blame] | 712 | #define HT_CAP_SIZEOF_LONG 28 | 
| Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 713 | #define HT_CAP_SIZEOF_SHORT 24 | 
| Christopher Ferris | 915bf81 | 2015-09-02 17:23:31 -0700 | [diff] [blame] | 714 | #define PCI_ARI_CAP 0x04 | 
| Christopher Ferris | 106b3a8 | 2016-08-24 12:15:38 -0700 | [diff] [blame] | 715 | #define PCI_ARI_CAP_MFVC 0x0001 | 
| Christopher Ferris | 38062f9 | 2014-07-09 15:33:25 -0700 | [diff] [blame] | 716 | #define PCI_ARI_CAP_ACS 0x0002 | 
| Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 717 | #define PCI_ARI_CAP_NFN(x) (((x) >> 8) & 0xff) | 
| Christopher Ferris | 915bf81 | 2015-09-02 17:23:31 -0700 | [diff] [blame] | 718 | #define PCI_ARI_CTRL 0x06 | 
| Christopher Ferris | 106b3a8 | 2016-08-24 12:15:38 -0700 | [diff] [blame] | 719 | #define PCI_ARI_CTRL_MFVC 0x0001 | 
| Christopher Ferris | 38062f9 | 2014-07-09 15:33:25 -0700 | [diff] [blame] | 720 | #define PCI_ARI_CTRL_ACS 0x0002 | 
| Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 721 | #define PCI_ARI_CTRL_FG(x) (((x) >> 4) & 7) | 
| Christopher Ferris | 915bf81 | 2015-09-02 17:23:31 -0700 | [diff] [blame] | 722 | #define PCI_EXT_CAP_ARI_SIZEOF 8 | 
| Christopher Ferris | 106b3a8 | 2016-08-24 12:15:38 -0700 | [diff] [blame] | 723 | #define PCI_ATS_CAP 0x04 | 
| Christopher Ferris | 38062f9 | 2014-07-09 15:33:25 -0700 | [diff] [blame] | 724 | #define PCI_ATS_CAP_QDEP(x) ((x) & 0x1f) | 
| Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 725 | #define PCI_ATS_MAX_QDEP 32 | 
| Christopher Ferris | 915bf81 | 2015-09-02 17:23:31 -0700 | [diff] [blame] | 726 | #define PCI_ATS_CTRL 0x06 | 
| Christopher Ferris | 106b3a8 | 2016-08-24 12:15:38 -0700 | [diff] [blame] | 727 | #define PCI_ATS_CTRL_ENABLE 0x8000 | 
| Christopher Ferris | 38062f9 | 2014-07-09 15:33:25 -0700 | [diff] [blame] | 728 | #define PCI_ATS_CTRL_STU(x) ((x) & 0x1f) | 
| Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 729 | #define PCI_ATS_MIN_STU 12 | 
| Christopher Ferris | 915bf81 | 2015-09-02 17:23:31 -0700 | [diff] [blame] | 730 | #define PCI_EXT_CAP_ATS_SIZEOF 8 | 
| Christopher Ferris | 106b3a8 | 2016-08-24 12:15:38 -0700 | [diff] [blame] | 731 | #define PCI_PRI_CTRL 0x04 | 
| Christopher Ferris | 38062f9 | 2014-07-09 15:33:25 -0700 | [diff] [blame] | 732 | #define PCI_PRI_CTRL_ENABLE 0x01 | 
| Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 733 | #define PCI_PRI_CTRL_RESET 0x02 | 
| Christopher Ferris | 915bf81 | 2015-09-02 17:23:31 -0700 | [diff] [blame] | 734 | #define PCI_PRI_STATUS 0x06 | 
| Christopher Ferris | 106b3a8 | 2016-08-24 12:15:38 -0700 | [diff] [blame] | 735 | #define PCI_PRI_STATUS_RF 0x001 | 
| Christopher Ferris | 38062f9 | 2014-07-09 15:33:25 -0700 | [diff] [blame] | 736 | #define PCI_PRI_STATUS_UPRGI 0x002 | 
| Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 737 | #define PCI_PRI_STATUS_STOPPED 0x100 | 
| Christopher Ferris | 915bf81 | 2015-09-02 17:23:31 -0700 | [diff] [blame] | 738 | #define PCI_PRI_MAX_REQ 0x08 | 
| Christopher Ferris | 106b3a8 | 2016-08-24 12:15:38 -0700 | [diff] [blame] | 739 | #define PCI_PRI_ALLOC_REQ 0x0c | 
| Christopher Ferris | 38062f9 | 2014-07-09 15:33:25 -0700 | [diff] [blame] | 740 | #define PCI_EXT_CAP_PRI_SIZEOF 16 | 
| Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 741 | #define PCI_PASID_CAP 0x04 | 
| Christopher Ferris | 915bf81 | 2015-09-02 17:23:31 -0700 | [diff] [blame] | 742 | #define PCI_PASID_CAP_EXEC 0x02 | 
| Christopher Ferris | 106b3a8 | 2016-08-24 12:15:38 -0700 | [diff] [blame] | 743 | #define PCI_PASID_CAP_PRIV 0x04 | 
| Christopher Ferris | 38062f9 | 2014-07-09 15:33:25 -0700 | [diff] [blame] | 744 | #define PCI_PASID_CTRL 0x06 | 
| Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 745 | #define PCI_PASID_CTRL_ENABLE 0x01 | 
| Christopher Ferris | 915bf81 | 2015-09-02 17:23:31 -0700 | [diff] [blame] | 746 | #define PCI_PASID_CTRL_EXEC 0x02 | 
| Christopher Ferris | 106b3a8 | 2016-08-24 12:15:38 -0700 | [diff] [blame] | 747 | #define PCI_PASID_CTRL_PRIV 0x04 | 
| Christopher Ferris | 38062f9 | 2014-07-09 15:33:25 -0700 | [diff] [blame] | 748 | #define PCI_EXT_CAP_PASID_SIZEOF 8 | 
| Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 749 | #define PCI_SRIOV_CAP 0x04 | 
| Christopher Ferris | 915bf81 | 2015-09-02 17:23:31 -0700 | [diff] [blame] | 750 | #define PCI_SRIOV_CAP_VFM 0x01 | 
| Christopher Ferris | 106b3a8 | 2016-08-24 12:15:38 -0700 | [diff] [blame] | 751 | #define PCI_SRIOV_CAP_INTR(x) ((x) >> 21) | 
| Christopher Ferris | 38062f9 | 2014-07-09 15:33:25 -0700 | [diff] [blame] | 752 | #define PCI_SRIOV_CTRL 0x08 | 
| Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 753 | #define PCI_SRIOV_CTRL_VFE 0x01 | 
| Christopher Ferris | 915bf81 | 2015-09-02 17:23:31 -0700 | [diff] [blame] | 754 | #define PCI_SRIOV_CTRL_VFM 0x02 | 
| Christopher Ferris | 106b3a8 | 2016-08-24 12:15:38 -0700 | [diff] [blame] | 755 | #define PCI_SRIOV_CTRL_INTR 0x04 | 
| Christopher Ferris | 38062f9 | 2014-07-09 15:33:25 -0700 | [diff] [blame] | 756 | #define PCI_SRIOV_CTRL_MSE 0x08 | 
| Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 757 | #define PCI_SRIOV_CTRL_ARI 0x10 | 
| Christopher Ferris | 915bf81 | 2015-09-02 17:23:31 -0700 | [diff] [blame] | 758 | #define PCI_SRIOV_STATUS 0x0a | 
| Christopher Ferris | 106b3a8 | 2016-08-24 12:15:38 -0700 | [diff] [blame] | 759 | #define PCI_SRIOV_STATUS_VFM 0x01 | 
| Christopher Ferris | 38062f9 | 2014-07-09 15:33:25 -0700 | [diff] [blame] | 760 | #define PCI_SRIOV_INITIAL_VF 0x0c | 
| Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 761 | #define PCI_SRIOV_TOTAL_VF 0x0e | 
| Christopher Ferris | 915bf81 | 2015-09-02 17:23:31 -0700 | [diff] [blame] | 762 | #define PCI_SRIOV_NUM_VF 0x10 | 
| Christopher Ferris | 106b3a8 | 2016-08-24 12:15:38 -0700 | [diff] [blame] | 763 | #define PCI_SRIOV_FUNC_LINK 0x12 | 
| Christopher Ferris | 38062f9 | 2014-07-09 15:33:25 -0700 | [diff] [blame] | 764 | #define PCI_SRIOV_VF_OFFSET 0x14 | 
| Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 765 | #define PCI_SRIOV_VF_STRIDE 0x16 | 
| Christopher Ferris | 915bf81 | 2015-09-02 17:23:31 -0700 | [diff] [blame] | 766 | #define PCI_SRIOV_VF_DID 0x1a | 
| Christopher Ferris | 106b3a8 | 2016-08-24 12:15:38 -0700 | [diff] [blame] | 767 | #define PCI_SRIOV_SUP_PGSIZE 0x1c | 
| Christopher Ferris | 38062f9 | 2014-07-09 15:33:25 -0700 | [diff] [blame] | 768 | #define PCI_SRIOV_SYS_PGSIZE 0x20 | 
| Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 769 | #define PCI_SRIOV_BAR 0x24 | 
| Christopher Ferris | 915bf81 | 2015-09-02 17:23:31 -0700 | [diff] [blame] | 770 | #define PCI_SRIOV_NUM_BARS 6 | 
| Christopher Ferris | 106b3a8 | 2016-08-24 12:15:38 -0700 | [diff] [blame] | 771 | #define PCI_SRIOV_VFM 0x3c | 
| Christopher Ferris | 38062f9 | 2014-07-09 15:33:25 -0700 | [diff] [blame] | 772 | #define PCI_SRIOV_VFM_BIR(x) ((x) & 7) | 
| Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 773 | #define PCI_SRIOV_VFM_OFFSET(x) ((x) & ~7) | 
| Christopher Ferris | 915bf81 | 2015-09-02 17:23:31 -0700 | [diff] [blame] | 774 | #define PCI_SRIOV_VFM_UA 0x0 | 
| Christopher Ferris | 106b3a8 | 2016-08-24 12:15:38 -0700 | [diff] [blame] | 775 | #define PCI_SRIOV_VFM_MI 0x1 | 
| Christopher Ferris | 38062f9 | 2014-07-09 15:33:25 -0700 | [diff] [blame] | 776 | #define PCI_SRIOV_VFM_MO 0x2 | 
| Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 777 | #define PCI_SRIOV_VFM_AV 0x3 | 
| Christopher Ferris | 915bf81 | 2015-09-02 17:23:31 -0700 | [diff] [blame] | 778 | #define PCI_EXT_CAP_SRIOV_SIZEOF 64 | 
| Christopher Ferris | 106b3a8 | 2016-08-24 12:15:38 -0700 | [diff] [blame] | 779 | #define PCI_LTR_MAX_SNOOP_LAT 0x4 | 
| Christopher Ferris | 38062f9 | 2014-07-09 15:33:25 -0700 | [diff] [blame] | 780 | #define PCI_LTR_MAX_NOSNOOP_LAT 0x6 | 
| Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 781 | #define PCI_LTR_VALUE_MASK 0x000003ff | 
| Christopher Ferris | 915bf81 | 2015-09-02 17:23:31 -0700 | [diff] [blame] | 782 | #define PCI_LTR_SCALE_MASK 0x00001c00 | 
| Christopher Ferris | 106b3a8 | 2016-08-24 12:15:38 -0700 | [diff] [blame] | 783 | #define PCI_LTR_SCALE_SHIFT 10 | 
| Christopher Ferris | 38062f9 | 2014-07-09 15:33:25 -0700 | [diff] [blame] | 784 | #define PCI_EXT_CAP_LTR_SIZEOF 8 | 
| Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 785 | #define PCI_ACS_CAP 0x04 | 
| Christopher Ferris | 915bf81 | 2015-09-02 17:23:31 -0700 | [diff] [blame] | 786 | #define PCI_ACS_SV 0x01 | 
| Christopher Ferris | 106b3a8 | 2016-08-24 12:15:38 -0700 | [diff] [blame] | 787 | #define PCI_ACS_TB 0x02 | 
| Christopher Ferris | 38062f9 | 2014-07-09 15:33:25 -0700 | [diff] [blame] | 788 | #define PCI_ACS_RR 0x04 | 
| Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 789 | #define PCI_ACS_CR 0x08 | 
| Christopher Ferris | 915bf81 | 2015-09-02 17:23:31 -0700 | [diff] [blame] | 790 | #define PCI_ACS_UF 0x10 | 
| Christopher Ferris | 106b3a8 | 2016-08-24 12:15:38 -0700 | [diff] [blame] | 791 | #define PCI_ACS_EC 0x20 | 
| Christopher Ferris | 38062f9 | 2014-07-09 15:33:25 -0700 | [diff] [blame] | 792 | #define PCI_ACS_DT 0x40 | 
| Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 793 | #define PCI_ACS_EGRESS_BITS 0x05 | 
| Christopher Ferris | 915bf81 | 2015-09-02 17:23:31 -0700 | [diff] [blame] | 794 | #define PCI_ACS_CTRL 0x06 | 
| Christopher Ferris | 106b3a8 | 2016-08-24 12:15:38 -0700 | [diff] [blame] | 795 | #define PCI_ACS_EGRESS_CTL_V 0x08 | 
| Christopher Ferris | 38062f9 | 2014-07-09 15:33:25 -0700 | [diff] [blame] | 796 | #define PCI_VSEC_HDR 4 | 
| Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 797 | #define PCI_VSEC_HDR_LEN_SHIFT 20 | 
| Christopher Ferris | 915bf81 | 2015-09-02 17:23:31 -0700 | [diff] [blame] | 798 | #define PCI_SATA_REGS 4 | 
| Christopher Ferris | 106b3a8 | 2016-08-24 12:15:38 -0700 | [diff] [blame] | 799 | #define PCI_SATA_REGS_MASK 0xF | 
| Christopher Ferris | 38062f9 | 2014-07-09 15:33:25 -0700 | [diff] [blame] | 800 | #define PCI_SATA_REGS_INLINE 0xF | 
| Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 801 | #define PCI_SATA_SIZEOF_SHORT 8 | 
| Christopher Ferris | 915bf81 | 2015-09-02 17:23:31 -0700 | [diff] [blame] | 802 | #define PCI_SATA_SIZEOF_LONG 16 | 
| Christopher Ferris | 934ec94 | 2018-01-31 15:29:16 -0800 | [diff] [blame] | 803 | #define PCI_REBAR_CAP 4 | 
|  | 804 | #define PCI_REBAR_CAP_SIZES 0x00FFFFF0 | 
| Christopher Ferris | 106b3a8 | 2016-08-24 12:15:38 -0700 | [diff] [blame] | 805 | #define PCI_REBAR_CTRL 8 | 
| Christopher Ferris | 934ec94 | 2018-01-31 15:29:16 -0800 | [diff] [blame] | 806 | #define PCI_REBAR_CTRL_BAR_IDX 0x00000007 | 
|  | 807 | #define PCI_REBAR_CTRL_NBAR_MASK 0x000000E0 | 
| Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 808 | #define PCI_REBAR_CTRL_NBAR_SHIFT 5 | 
| Christopher Ferris | 934ec94 | 2018-01-31 15:29:16 -0800 | [diff] [blame] | 809 | #define PCI_REBAR_CTRL_BAR_SIZE 0x00001F00 | 
| Christopher Ferris | 915bf81 | 2015-09-02 17:23:31 -0700 | [diff] [blame] | 810 | #define PCI_DPA_CAP 4 | 
| Christopher Ferris | 106b3a8 | 2016-08-24 12:15:38 -0700 | [diff] [blame] | 811 | #define PCI_DPA_CAP_SUBSTATE_MASK 0x1F | 
| Christopher Ferris | 38062f9 | 2014-07-09 15:33:25 -0700 | [diff] [blame] | 812 | #define PCI_DPA_BASE_SIZEOF 16 | 
| Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 813 | #define PCI_TPH_CAP 4 | 
| Christopher Ferris | 915bf81 | 2015-09-02 17:23:31 -0700 | [diff] [blame] | 814 | #define PCI_TPH_CAP_LOC_MASK 0x600 | 
| Christopher Ferris | 106b3a8 | 2016-08-24 12:15:38 -0700 | [diff] [blame] | 815 | #define PCI_TPH_LOC_NONE 0x000 | 
| Christopher Ferris | 38062f9 | 2014-07-09 15:33:25 -0700 | [diff] [blame] | 816 | #define PCI_TPH_LOC_CAP 0x200 | 
| Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 817 | #define PCI_TPH_LOC_MSIX 0x400 | 
| Christopher Ferris | 915bf81 | 2015-09-02 17:23:31 -0700 | [diff] [blame] | 818 | #define PCI_TPH_CAP_ST_MASK 0x07FF0000 | 
| Christopher Ferris | 106b3a8 | 2016-08-24 12:15:38 -0700 | [diff] [blame] | 819 | #define PCI_TPH_CAP_ST_SHIFT 16 | 
| Christopher Ferris | 38062f9 | 2014-07-09 15:33:25 -0700 | [diff] [blame] | 820 | #define PCI_TPH_BASE_SIZEOF 12 | 
| Christopher Ferris | 106b3a8 | 2016-08-24 12:15:38 -0700 | [diff] [blame] | 821 | #define PCI_EXP_DPC_CAP 4 | 
| Christopher Ferris | 934ec94 | 2018-01-31 15:29:16 -0800 | [diff] [blame] | 822 | #define PCI_EXP_DPC_IRQ 0x1f | 
| Christopher Ferris | 106b3a8 | 2016-08-24 12:15:38 -0700 | [diff] [blame] | 823 | #define PCI_EXP_DPC_CAP_RP_EXT 0x20 | 
| Christopher Ferris | 106b3a8 | 2016-08-24 12:15:38 -0700 | [diff] [blame] | 824 | #define PCI_EXP_DPC_CAP_POISONED_TLP 0x40 | 
|  | 825 | #define PCI_EXP_DPC_CAP_SW_TRIGGER 0x80 | 
| Christopher Ferris | 1308ad3 | 2017-11-14 17:32:13 -0800 | [diff] [blame] | 826 | #define PCI_EXP_DPC_RP_PIO_LOG_SIZE 0xF00 | 
| Christopher Ferris | 106b3a8 | 2016-08-24 12:15:38 -0700 | [diff] [blame] | 827 | #define PCI_EXP_DPC_CAP_DL_ACTIVE 0x1000 | 
|  | 828 | #define PCI_EXP_DPC_CTL 6 | 
| Christopher Ferris | 106b3a8 | 2016-08-24 12:15:38 -0700 | [diff] [blame] | 829 | #define PCI_EXP_DPC_CTL_EN_NONFATAL 0x02 | 
|  | 830 | #define PCI_EXP_DPC_CTL_INT_EN 0x08 | 
|  | 831 | #define PCI_EXP_DPC_STATUS 8 | 
|  | 832 | #define PCI_EXP_DPC_STATUS_TRIGGER 0x01 | 
| Christopher Ferris | 106b3a8 | 2016-08-24 12:15:38 -0700 | [diff] [blame] | 833 | #define PCI_EXP_DPC_STATUS_INTERRUPT 0x08 | 
| Christopher Ferris | 525ce91 | 2017-07-26 13:12:53 -0700 | [diff] [blame] | 834 | #define PCI_EXP_DPC_RP_BUSY 0x10 | 
| Christopher Ferris | 106b3a8 | 2016-08-24 12:15:38 -0700 | [diff] [blame] | 835 | #define PCI_EXP_DPC_SOURCE_ID 10 | 
| Christopher Ferris | 1308ad3 | 2017-11-14 17:32:13 -0800 | [diff] [blame] | 836 | #define PCI_EXP_DPC_RP_PIO_STATUS 0x0C | 
|  | 837 | #define PCI_EXP_DPC_RP_PIO_MASK 0x10 | 
|  | 838 | #define PCI_EXP_DPC_RP_PIO_SEVERITY 0x14 | 
|  | 839 | #define PCI_EXP_DPC_RP_PIO_SYSERROR 0x18 | 
|  | 840 | #define PCI_EXP_DPC_RP_PIO_EXCEPTION 0x1C | 
|  | 841 | #define PCI_EXP_DPC_RP_PIO_HEADER_LOG 0x20 | 
|  | 842 | #define PCI_EXP_DPC_RP_PIO_IMPSPEC_LOG 0x30 | 
|  | 843 | #define PCI_EXP_DPC_RP_PIO_TLPPREFIX_LOG 0x34 | 
| Christopher Ferris | 6a9755d | 2017-01-13 14:09:31 -0800 | [diff] [blame] | 844 | #define PCI_PTM_CAP 0x04 | 
|  | 845 | #define PCI_PTM_CAP_REQ 0x00000001 | 
| Christopher Ferris | 6a9755d | 2017-01-13 14:09:31 -0800 | [diff] [blame] | 846 | #define PCI_PTM_CAP_ROOT 0x00000004 | 
|  | 847 | #define PCI_PTM_GRANULARITY_MASK 0x0000FF00 | 
|  | 848 | #define PCI_PTM_CTRL 0x08 | 
|  | 849 | #define PCI_PTM_CTRL_ENABLE 0x00000001 | 
| Christopher Ferris | 6a9755d | 2017-01-13 14:09:31 -0800 | [diff] [blame] | 850 | #define PCI_PTM_CTRL_ROOT 0x00000002 | 
| Christopher Ferris | 934ec94 | 2018-01-31 15:29:16 -0800 | [diff] [blame] | 851 | #define PCI_L1SS_CAP 0x04 | 
|  | 852 | #define PCI_L1SS_CAP_PCIPM_L1_2 0x00000001 | 
|  | 853 | #define PCI_L1SS_CAP_PCIPM_L1_1 0x00000002 | 
|  | 854 | #define PCI_L1SS_CAP_ASPM_L1_2 0x00000004 | 
|  | 855 | #define PCI_L1SS_CAP_ASPM_L1_1 0x00000008 | 
|  | 856 | #define PCI_L1SS_CAP_L1_PM_SS 0x00000010 | 
|  | 857 | #define PCI_L1SS_CAP_CM_RESTORE_TIME 0x0000ff00 | 
|  | 858 | #define PCI_L1SS_CAP_P_PWR_ON_SCALE 0x00030000 | 
|  | 859 | #define PCI_L1SS_CAP_P_PWR_ON_VALUE 0x00f80000 | 
|  | 860 | #define PCI_L1SS_CTL1 0x08 | 
|  | 861 | #define PCI_L1SS_CTL1_PCIPM_L1_2 0x00000001 | 
|  | 862 | #define PCI_L1SS_CTL1_PCIPM_L1_1 0x00000002 | 
|  | 863 | #define PCI_L1SS_CTL1_ASPM_L1_2 0x00000004 | 
|  | 864 | #define PCI_L1SS_CTL1_ASPM_L1_1 0x00000008 | 
|  | 865 | #define PCI_L1SS_CTL1_L1SS_MASK 0x0000000f | 
|  | 866 | #define PCI_L1SS_CTL1_CM_RESTORE_TIME 0x0000ff00 | 
|  | 867 | #define PCI_L1SS_CTL1_LTR_L12_TH_VALUE 0x03ff0000 | 
|  | 868 | #define PCI_L1SS_CTL1_LTR_L12_TH_SCALE 0xe0000000 | 
|  | 869 | #define PCI_L1SS_CTL2 0x0c | 
| Ben Cheng | 655a7c0 | 2013-10-16 16:09:24 -0700 | [diff] [blame] | 870 | #endif |