blob: 842c1fd7a65823029b259f0e17650968944fa9e7 [file] [log] [blame]
Christopher Ferris05d08e92016-02-04 13:16:38 -08001/****************************************************************************
2 ****************************************************************************
3 ***
4 *** This header was automatically generated from a Linux kernel header
5 *** of the same name, to make information necessary for userspace to
6 *** call into the kernel available to libc. It contains only constants,
7 *** structures, and macros generated from the original header, and thus,
8 *** contains no copyrightable information.
9 ***
10 *** To edit the content of this header, modify the corresponding
11 *** source file (e.g. under external/kernel-headers/original/) then
12 *** run bionic/libc/kernel/tools/update_all.py
13 ***
14 *** Any manual change here will be lost the next time this script will
15 *** be run. You've been warned!
16 ***
17 ****************************************************************************
18 ****************************************************************************/
19#ifndef VIRTGPU_DRM_H
20#define VIRTGPU_DRM_H
Christopher Ferris106b3a82016-08-24 12:15:38 -070021#include "drm.h"
22#ifdef __cplusplus
Christopher Ferris48fe0ae2019-01-10 15:59:33 -080023extern "C" {
Christopher Ferris106b3a82016-08-24 12:15:38 -070024#endif
Christopher Ferris05d08e92016-02-04 13:16:38 -080025#define DRM_VIRTGPU_MAP 0x01
26#define DRM_VIRTGPU_EXECBUFFER 0x02
27#define DRM_VIRTGPU_GETPARAM 0x03
Christopher Ferris106b3a82016-08-24 12:15:38 -070028#define DRM_VIRTGPU_RESOURCE_CREATE 0x04
Christopher Ferris05d08e92016-02-04 13:16:38 -080029#define DRM_VIRTGPU_RESOURCE_INFO 0x05
30#define DRM_VIRTGPU_TRANSFER_FROM_HOST 0x06
31#define DRM_VIRTGPU_TRANSFER_TO_HOST 0x07
Christopher Ferris106b3a82016-08-24 12:15:38 -070032#define DRM_VIRTGPU_WAIT 0x08
Christopher Ferris05d08e92016-02-04 13:16:38 -080033#define DRM_VIRTGPU_GET_CAPS 0x09
Christopher Ferris05667cd2021-02-16 16:01:34 -080034#define DRM_VIRTGPU_RESOURCE_CREATE_BLOB 0x0a
Christopher Ferrisd842e432019-03-07 10:21:59 -080035#define VIRTGPU_EXECBUF_FENCE_FD_IN 0x01
36#define VIRTGPU_EXECBUF_FENCE_FD_OUT 0x02
37#define VIRTGPU_EXECBUF_FLAGS (VIRTGPU_EXECBUF_FENCE_FD_IN | VIRTGPU_EXECBUF_FENCE_FD_OUT | 0)
Christopher Ferris05d08e92016-02-04 13:16:38 -080038struct drm_virtgpu_map {
Christopher Ferris106b3a82016-08-24 12:15:38 -070039 __u64 offset;
Christopher Ferris106b3a82016-08-24 12:15:38 -070040 __u32 handle;
41 __u32 pad;
Christopher Ferris05d08e92016-02-04 13:16:38 -080042};
43struct drm_virtgpu_execbuffer {
Christopher Ferris106b3a82016-08-24 12:15:38 -070044 __u32 flags;
45 __u32 size;
46 __u64 command;
47 __u64 bo_handles;
Christopher Ferris106b3a82016-08-24 12:15:38 -070048 __u32 num_bo_handles;
Christopher Ferrisd842e432019-03-07 10:21:59 -080049 __s32 fence_fd;
Christopher Ferris05d08e92016-02-04 13:16:38 -080050};
51#define VIRTGPU_PARAM_3D_FEATURES 1
Christopher Ferris76a1d452018-06-27 14:12:29 -070052#define VIRTGPU_PARAM_CAPSET_QUERY_FIX 2
Christopher Ferris05667cd2021-02-16 16:01:34 -080053#define VIRTGPU_PARAM_RESOURCE_BLOB 3
54#define VIRTGPU_PARAM_HOST_VISIBLE 4
55#define VIRTGPU_PARAM_CROSS_DEVICE 5
Christopher Ferris05d08e92016-02-04 13:16:38 -080056struct drm_virtgpu_getparam {
Christopher Ferris106b3a82016-08-24 12:15:38 -070057 __u64 param;
58 __u64 value;
Christopher Ferris05d08e92016-02-04 13:16:38 -080059};
60struct drm_virtgpu_resource_create {
Christopher Ferris106b3a82016-08-24 12:15:38 -070061 __u32 target;
62 __u32 format;
63 __u32 bind;
Christopher Ferris106b3a82016-08-24 12:15:38 -070064 __u32 width;
65 __u32 height;
66 __u32 depth;
67 __u32 array_size;
Christopher Ferris106b3a82016-08-24 12:15:38 -070068 __u32 last_level;
69 __u32 nr_samples;
70 __u32 flags;
71 __u32 bo_handle;
Christopher Ferris106b3a82016-08-24 12:15:38 -070072 __u32 res_handle;
73 __u32 size;
74 __u32 stride;
Christopher Ferris05d08e92016-02-04 13:16:38 -080075};
76struct drm_virtgpu_resource_info {
Christopher Ferris106b3a82016-08-24 12:15:38 -070077 __u32 bo_handle;
78 __u32 res_handle;
79 __u32 size;
Christopher Ferris05667cd2021-02-16 16:01:34 -080080 __u32 blob_mem;
Christopher Ferris05d08e92016-02-04 13:16:38 -080081};
82struct drm_virtgpu_3d_box {
Christopher Ferris106b3a82016-08-24 12:15:38 -070083 __u32 x;
Christopher Ferris106b3a82016-08-24 12:15:38 -070084 __u32 y;
85 __u32 z;
86 __u32 w;
87 __u32 h;
Christopher Ferris106b3a82016-08-24 12:15:38 -070088 __u32 d;
Christopher Ferris05d08e92016-02-04 13:16:38 -080089};
90struct drm_virtgpu_3d_transfer_to_host {
Christopher Ferris106b3a82016-08-24 12:15:38 -070091 __u32 bo_handle;
Christopher Ferris106b3a82016-08-24 12:15:38 -070092 struct drm_virtgpu_3d_box box;
93 __u32 level;
94 __u32 offset;
Christopher Ferris05667cd2021-02-16 16:01:34 -080095 __u32 stride;
96 __u32 layer_stride;
Christopher Ferris05d08e92016-02-04 13:16:38 -080097};
98struct drm_virtgpu_3d_transfer_from_host {
Christopher Ferris106b3a82016-08-24 12:15:38 -070099 __u32 bo_handle;
Christopher Ferris05d08e92016-02-04 13:16:38 -0800100 struct drm_virtgpu_3d_box box;
Christopher Ferris106b3a82016-08-24 12:15:38 -0700101 __u32 level;
Christopher Ferris106b3a82016-08-24 12:15:38 -0700102 __u32 offset;
Christopher Ferris05667cd2021-02-16 16:01:34 -0800103 __u32 stride;
104 __u32 layer_stride;
Christopher Ferris05d08e92016-02-04 13:16:38 -0800105};
106#define VIRTGPU_WAIT_NOWAIT 1
107struct drm_virtgpu_3d_wait {
Christopher Ferris106b3a82016-08-24 12:15:38 -0700108 __u32 handle;
109 __u32 flags;
Christopher Ferris05d08e92016-02-04 13:16:38 -0800110};
111struct drm_virtgpu_get_caps {
Christopher Ferris106b3a82016-08-24 12:15:38 -0700112 __u32 cap_set_id;
113 __u32 cap_set_ver;
114 __u64 addr;
115 __u32 size;
Christopher Ferris106b3a82016-08-24 12:15:38 -0700116 __u32 pad;
Christopher Ferris05d08e92016-02-04 13:16:38 -0800117};
Christopher Ferris05667cd2021-02-16 16:01:34 -0800118struct drm_virtgpu_resource_create_blob {
119#define VIRTGPU_BLOB_MEM_GUEST 0x0001
120#define VIRTGPU_BLOB_MEM_HOST3D 0x0002
121#define VIRTGPU_BLOB_MEM_HOST3D_GUEST 0x0003
122#define VIRTGPU_BLOB_FLAG_USE_MAPPABLE 0x0001
123#define VIRTGPU_BLOB_FLAG_USE_SHAREABLE 0x0002
124#define VIRTGPU_BLOB_FLAG_USE_CROSS_DEVICE 0x0004
125 __u32 blob_mem;
126 __u32 blob_flags;
127 __u32 bo_handle;
128 __u32 res_handle;
129 __u64 size;
130 __u32 pad;
131 __u32 cmd_size;
132 __u64 cmd;
133 __u64 blob_id;
134};
Christopher Ferris05d08e92016-02-04 13:16:38 -0800135#define DRM_IOCTL_VIRTGPU_MAP DRM_IOWR(DRM_COMMAND_BASE + DRM_VIRTGPU_MAP, struct drm_virtgpu_map)
Christopher Ferrisd842e432019-03-07 10:21:59 -0800136#define DRM_IOCTL_VIRTGPU_EXECBUFFER DRM_IOWR(DRM_COMMAND_BASE + DRM_VIRTGPU_EXECBUFFER, struct drm_virtgpu_execbuffer)
Christopher Ferris106b3a82016-08-24 12:15:38 -0700137#define DRM_IOCTL_VIRTGPU_GETPARAM DRM_IOWR(DRM_COMMAND_BASE + DRM_VIRTGPU_GETPARAM, struct drm_virtgpu_getparam)
Christopher Ferris05d08e92016-02-04 13:16:38 -0800138#define DRM_IOCTL_VIRTGPU_RESOURCE_CREATE DRM_IOWR(DRM_COMMAND_BASE + DRM_VIRTGPU_RESOURCE_CREATE, struct drm_virtgpu_resource_create)
139#define DRM_IOCTL_VIRTGPU_RESOURCE_INFO DRM_IOWR(DRM_COMMAND_BASE + DRM_VIRTGPU_RESOURCE_INFO, struct drm_virtgpu_resource_info)
140#define DRM_IOCTL_VIRTGPU_TRANSFER_FROM_HOST DRM_IOWR(DRM_COMMAND_BASE + DRM_VIRTGPU_TRANSFER_FROM_HOST, struct drm_virtgpu_3d_transfer_from_host)
Christopher Ferris106b3a82016-08-24 12:15:38 -0700141#define DRM_IOCTL_VIRTGPU_TRANSFER_TO_HOST DRM_IOWR(DRM_COMMAND_BASE + DRM_VIRTGPU_TRANSFER_TO_HOST, struct drm_virtgpu_3d_transfer_to_host)
Christopher Ferris05d08e92016-02-04 13:16:38 -0800142#define DRM_IOCTL_VIRTGPU_WAIT DRM_IOWR(DRM_COMMAND_BASE + DRM_VIRTGPU_WAIT, struct drm_virtgpu_3d_wait)
143#define DRM_IOCTL_VIRTGPU_GET_CAPS DRM_IOWR(DRM_COMMAND_BASE + DRM_VIRTGPU_GET_CAPS, struct drm_virtgpu_get_caps)
Christopher Ferris05667cd2021-02-16 16:01:34 -0800144#define DRM_IOCTL_VIRTGPU_RESOURCE_CREATE_BLOB DRM_IOWR(DRM_COMMAND_BASE + DRM_VIRTGPU_RESOURCE_CREATE_BLOB, struct drm_virtgpu_resource_create_blob)
Christopher Ferris106b3a82016-08-24 12:15:38 -0700145#ifdef __cplusplus
Christopher Ferris48fe0ae2019-01-10 15:59:33 -0800146}
Christopher Ferris106b3a82016-08-24 12:15:38 -0700147#endif
Christopher Ferris05d08e92016-02-04 13:16:38 -0800148#endif