blob: bc4aad49510512ce445d68bdd61d22015d4d8b12 [file] [log] [blame]
Christopher Ferris05d08e92016-02-04 13:16:38 -08001/****************************************************************************
2 ****************************************************************************
3 ***
4 *** This header was automatically generated from a Linux kernel header
5 *** of the same name, to make information necessary for userspace to
6 *** call into the kernel available to libc. It contains only constants,
7 *** structures, and macros generated from the original header, and thus,
8 *** contains no copyrightable information.
9 ***
10 *** To edit the content of this header, modify the corresponding
11 *** source file (e.g. under external/kernel-headers/original/) then
12 *** run bionic/libc/kernel/tools/update_all.py
13 ***
14 *** Any manual change here will be lost the next time this script will
15 *** be run. You've been warned!
16 ***
17 ****************************************************************************
18 ****************************************************************************/
19#ifndef VIRTGPU_DRM_H
20#define VIRTGPU_DRM_H
Christopher Ferris106b3a82016-08-24 12:15:38 -070021#include "drm.h"
22#ifdef __cplusplus
Christopher Ferris48fe0ae2019-01-10 15:59:33 -080023extern "C" {
Christopher Ferris106b3a82016-08-24 12:15:38 -070024#endif
Christopher Ferris05d08e92016-02-04 13:16:38 -080025#define DRM_VIRTGPU_MAP 0x01
26#define DRM_VIRTGPU_EXECBUFFER 0x02
27#define DRM_VIRTGPU_GETPARAM 0x03
Christopher Ferris106b3a82016-08-24 12:15:38 -070028#define DRM_VIRTGPU_RESOURCE_CREATE 0x04
Christopher Ferris05d08e92016-02-04 13:16:38 -080029#define DRM_VIRTGPU_RESOURCE_INFO 0x05
30#define DRM_VIRTGPU_TRANSFER_FROM_HOST 0x06
31#define DRM_VIRTGPU_TRANSFER_TO_HOST 0x07
Christopher Ferris106b3a82016-08-24 12:15:38 -070032#define DRM_VIRTGPU_WAIT 0x08
Christopher Ferris05d08e92016-02-04 13:16:38 -080033#define DRM_VIRTGPU_GET_CAPS 0x09
Christopher Ferrisd842e432019-03-07 10:21:59 -080034#define VIRTGPU_EXECBUF_FENCE_FD_IN 0x01
35#define VIRTGPU_EXECBUF_FENCE_FD_OUT 0x02
36#define VIRTGPU_EXECBUF_FLAGS (VIRTGPU_EXECBUF_FENCE_FD_IN | VIRTGPU_EXECBUF_FENCE_FD_OUT | 0)
Christopher Ferris05d08e92016-02-04 13:16:38 -080037struct drm_virtgpu_map {
Christopher Ferris106b3a82016-08-24 12:15:38 -070038 __u64 offset;
Christopher Ferris106b3a82016-08-24 12:15:38 -070039 __u32 handle;
40 __u32 pad;
Christopher Ferris05d08e92016-02-04 13:16:38 -080041};
42struct drm_virtgpu_execbuffer {
Christopher Ferris106b3a82016-08-24 12:15:38 -070043 __u32 flags;
44 __u32 size;
45 __u64 command;
46 __u64 bo_handles;
Christopher Ferris106b3a82016-08-24 12:15:38 -070047 __u32 num_bo_handles;
Christopher Ferrisd842e432019-03-07 10:21:59 -080048 __s32 fence_fd;
Christopher Ferris05d08e92016-02-04 13:16:38 -080049};
50#define VIRTGPU_PARAM_3D_FEATURES 1
Christopher Ferris76a1d452018-06-27 14:12:29 -070051#define VIRTGPU_PARAM_CAPSET_QUERY_FIX 2
Christopher Ferris05d08e92016-02-04 13:16:38 -080052struct drm_virtgpu_getparam {
Christopher Ferris106b3a82016-08-24 12:15:38 -070053 __u64 param;
54 __u64 value;
Christopher Ferris05d08e92016-02-04 13:16:38 -080055};
56struct drm_virtgpu_resource_create {
Christopher Ferris106b3a82016-08-24 12:15:38 -070057 __u32 target;
58 __u32 format;
59 __u32 bind;
Christopher Ferris106b3a82016-08-24 12:15:38 -070060 __u32 width;
61 __u32 height;
62 __u32 depth;
63 __u32 array_size;
Christopher Ferris106b3a82016-08-24 12:15:38 -070064 __u32 last_level;
65 __u32 nr_samples;
66 __u32 flags;
67 __u32 bo_handle;
Christopher Ferris106b3a82016-08-24 12:15:38 -070068 __u32 res_handle;
69 __u32 size;
70 __u32 stride;
Christopher Ferris05d08e92016-02-04 13:16:38 -080071};
72struct drm_virtgpu_resource_info {
Christopher Ferris106b3a82016-08-24 12:15:38 -070073 __u32 bo_handle;
74 __u32 res_handle;
75 __u32 size;
Christopher Ferris106b3a82016-08-24 12:15:38 -070076 __u32 stride;
Christopher Ferris05d08e92016-02-04 13:16:38 -080077};
78struct drm_virtgpu_3d_box {
Christopher Ferris106b3a82016-08-24 12:15:38 -070079 __u32 x;
Christopher Ferris106b3a82016-08-24 12:15:38 -070080 __u32 y;
81 __u32 z;
82 __u32 w;
83 __u32 h;
Christopher Ferris106b3a82016-08-24 12:15:38 -070084 __u32 d;
Christopher Ferris05d08e92016-02-04 13:16:38 -080085};
86struct drm_virtgpu_3d_transfer_to_host {
Christopher Ferris106b3a82016-08-24 12:15:38 -070087 __u32 bo_handle;
Christopher Ferris106b3a82016-08-24 12:15:38 -070088 struct drm_virtgpu_3d_box box;
89 __u32 level;
90 __u32 offset;
Christopher Ferris05d08e92016-02-04 13:16:38 -080091};
92struct drm_virtgpu_3d_transfer_from_host {
Christopher Ferris106b3a82016-08-24 12:15:38 -070093 __u32 bo_handle;
Christopher Ferris05d08e92016-02-04 13:16:38 -080094 struct drm_virtgpu_3d_box box;
Christopher Ferris106b3a82016-08-24 12:15:38 -070095 __u32 level;
Christopher Ferris106b3a82016-08-24 12:15:38 -070096 __u32 offset;
Christopher Ferris05d08e92016-02-04 13:16:38 -080097};
98#define VIRTGPU_WAIT_NOWAIT 1
99struct drm_virtgpu_3d_wait {
Christopher Ferris106b3a82016-08-24 12:15:38 -0700100 __u32 handle;
101 __u32 flags;
Christopher Ferris05d08e92016-02-04 13:16:38 -0800102};
103struct drm_virtgpu_get_caps {
Christopher Ferris106b3a82016-08-24 12:15:38 -0700104 __u32 cap_set_id;
105 __u32 cap_set_ver;
106 __u64 addr;
107 __u32 size;
Christopher Ferris106b3a82016-08-24 12:15:38 -0700108 __u32 pad;
Christopher Ferris05d08e92016-02-04 13:16:38 -0800109};
110#define DRM_IOCTL_VIRTGPU_MAP DRM_IOWR(DRM_COMMAND_BASE + DRM_VIRTGPU_MAP, struct drm_virtgpu_map)
Christopher Ferrisd842e432019-03-07 10:21:59 -0800111#define DRM_IOCTL_VIRTGPU_EXECBUFFER DRM_IOWR(DRM_COMMAND_BASE + DRM_VIRTGPU_EXECBUFFER, struct drm_virtgpu_execbuffer)
Christopher Ferris106b3a82016-08-24 12:15:38 -0700112#define DRM_IOCTL_VIRTGPU_GETPARAM DRM_IOWR(DRM_COMMAND_BASE + DRM_VIRTGPU_GETPARAM, struct drm_virtgpu_getparam)
Christopher Ferris05d08e92016-02-04 13:16:38 -0800113#define DRM_IOCTL_VIRTGPU_RESOURCE_CREATE DRM_IOWR(DRM_COMMAND_BASE + DRM_VIRTGPU_RESOURCE_CREATE, struct drm_virtgpu_resource_create)
114#define DRM_IOCTL_VIRTGPU_RESOURCE_INFO DRM_IOWR(DRM_COMMAND_BASE + DRM_VIRTGPU_RESOURCE_INFO, struct drm_virtgpu_resource_info)
115#define DRM_IOCTL_VIRTGPU_TRANSFER_FROM_HOST DRM_IOWR(DRM_COMMAND_BASE + DRM_VIRTGPU_TRANSFER_FROM_HOST, struct drm_virtgpu_3d_transfer_from_host)
Christopher Ferris106b3a82016-08-24 12:15:38 -0700116#define DRM_IOCTL_VIRTGPU_TRANSFER_TO_HOST DRM_IOWR(DRM_COMMAND_BASE + DRM_VIRTGPU_TRANSFER_TO_HOST, struct drm_virtgpu_3d_transfer_to_host)
Christopher Ferris05d08e92016-02-04 13:16:38 -0800117#define DRM_IOCTL_VIRTGPU_WAIT DRM_IOWR(DRM_COMMAND_BASE + DRM_VIRTGPU_WAIT, struct drm_virtgpu_3d_wait)
118#define DRM_IOCTL_VIRTGPU_GET_CAPS DRM_IOWR(DRM_COMMAND_BASE + DRM_VIRTGPU_GET_CAPS, struct drm_virtgpu_get_caps)
Christopher Ferris106b3a82016-08-24 12:15:38 -0700119#ifdef __cplusplus
Christopher Ferris48fe0ae2019-01-10 15:59:33 -0800120}
Christopher Ferris106b3a82016-08-24 12:15:38 -0700121#endif
Christopher Ferris05d08e92016-02-04 13:16:38 -0800122#endif