blob: 89fa529135ecf9330f6e2f19744a841a3d4904e8 [file] [log] [blame]
Ben Cheng655a7c02013-10-16 16:09:24 -07001/****************************************************************************
2 ****************************************************************************
3 ***
4 *** This header was automatically generated from a Linux kernel header
5 *** of the same name, to make information necessary for userspace to
6 *** call into the kernel available to libc. It contains only constants,
7 *** structures, and macros generated from the original header, and thus,
8 *** contains no copyrightable information.
9 ***
10 *** To edit the content of this header, modify the corresponding
11 *** source file (e.g. under external/kernel-headers/original/) then
12 *** run bionic/libc/kernel/tools/update_all.py
13 ***
14 *** Any manual change here will be lost the next time this script will
15 *** be run. You've been warned!
16 ***
17 ****************************************************************************
18 ****************************************************************************/
19#ifndef _UAPI_I915_DRM_H_
20#define _UAPI_I915_DRM_H_
Christopher Ferris106b3a82016-08-24 12:15:38 -070021#include "drm.h"
22#ifdef __cplusplus
Christopher Ferris48fe0ae2019-01-10 15:59:33 -080023extern "C" {
Christopher Ferris106b3a82016-08-24 12:15:38 -070024#endif
25#define I915_L3_PARITY_UEVENT "L3_PARITY_ERROR"
Christopher Ferris38062f92014-07-09 15:33:25 -070026#define I915_ERROR_UEVENT "ERROR"
27#define I915_RESET_UEVENT "RESET"
Christopher Ferris6a9755d2017-01-13 14:09:31 -080028enum i915_mocs_table_index {
29 I915_MOCS_UNCACHED,
30 I915_MOCS_PTE,
31 I915_MOCS_CACHED,
Christopher Ferris6a9755d2017-01-13 14:09:31 -080032};
Christopher Ferris76a1d452018-06-27 14:12:29 -070033enum drm_i915_gem_engine_class {
34 I915_ENGINE_CLASS_RENDER = 0,
35 I915_ENGINE_CLASS_COPY = 1,
36 I915_ENGINE_CLASS_VIDEO = 2,
37 I915_ENGINE_CLASS_VIDEO_ENHANCE = 3,
38 I915_ENGINE_CLASS_INVALID = - 1
39};
40enum drm_i915_pmu_engine_sample {
41 I915_SAMPLE_BUSY = 0,
42 I915_SAMPLE_WAIT = 1,
43 I915_SAMPLE_SEMA = 2
44};
45#define I915_PMU_SAMPLE_BITS (4)
46#define I915_PMU_SAMPLE_MASK (0xf)
47#define I915_PMU_SAMPLE_INSTANCE_BITS (8)
48#define I915_PMU_CLASS_SHIFT (I915_PMU_SAMPLE_BITS + I915_PMU_SAMPLE_INSTANCE_BITS)
49#define __I915_PMU_ENGINE(class,instance,sample) ((class) << I915_PMU_CLASS_SHIFT | (instance) << I915_PMU_SAMPLE_BITS | (sample))
50#define I915_PMU_ENGINE_BUSY(class,instance) __I915_PMU_ENGINE(class, instance, I915_SAMPLE_BUSY)
51#define I915_PMU_ENGINE_WAIT(class,instance) __I915_PMU_ENGINE(class, instance, I915_SAMPLE_WAIT)
52#define I915_PMU_ENGINE_SEMA(class,instance) __I915_PMU_ENGINE(class, instance, I915_SAMPLE_SEMA)
53#define __I915_PMU_OTHER(x) (__I915_PMU_ENGINE(0xff, 0xff, 0xf) + 1 + (x))
54#define I915_PMU_ACTUAL_FREQUENCY __I915_PMU_OTHER(0)
55#define I915_PMU_REQUESTED_FREQUENCY __I915_PMU_OTHER(1)
56#define I915_PMU_INTERRUPTS __I915_PMU_OTHER(2)
57#define I915_PMU_RC6_RESIDENCY __I915_PMU_OTHER(3)
58#define I915_PMU_LAST I915_PMU_RC6_RESIDENCY
Christopher Ferris38062f92014-07-09 15:33:25 -070059#define I915_NR_TEX_REGIONS 255
Ben Cheng655a7c02013-10-16 16:09:24 -070060#define I915_LOG_MIN_TEX_REGION_SIZE 14
61typedef struct _drm_i915_init {
Christopher Ferris6a9755d2017-01-13 14:09:31 -080062 enum {
Tao Baod7db5942015-01-28 10:07:51 -080063 I915_INIT_DMA = 0x01,
64 I915_CLEANUP_DMA = 0x02,
Tao Baod7db5942015-01-28 10:07:51 -080065 I915_RESUME_DMA = 0x03
Christopher Ferris6a9755d2017-01-13 14:09:31 -080066 } func;
Tao Baod7db5942015-01-28 10:07:51 -080067 unsigned int mmio_offset;
68 int sarea_priv_offset;
Tao Baod7db5942015-01-28 10:07:51 -080069 unsigned int ring_start;
Christopher Ferris6a9755d2017-01-13 14:09:31 -080070 unsigned int ring_end;
Tao Baod7db5942015-01-28 10:07:51 -080071 unsigned int ring_size;
72 unsigned int front_offset;
Tao Baod7db5942015-01-28 10:07:51 -080073 unsigned int back_offset;
Christopher Ferris6a9755d2017-01-13 14:09:31 -080074 unsigned int depth_offset;
Tao Baod7db5942015-01-28 10:07:51 -080075 unsigned int w;
76 unsigned int h;
Tao Baod7db5942015-01-28 10:07:51 -080077 unsigned int pitch;
Christopher Ferris6a9755d2017-01-13 14:09:31 -080078 unsigned int pitch_bits;
Tao Baod7db5942015-01-28 10:07:51 -080079 unsigned int back_pitch;
80 unsigned int depth_pitch;
Tao Baod7db5942015-01-28 10:07:51 -080081 unsigned int cpp;
Christopher Ferris6a9755d2017-01-13 14:09:31 -080082 unsigned int chipset;
Ben Cheng655a7c02013-10-16 16:09:24 -070083} drm_i915_init_t;
Ben Cheng655a7c02013-10-16 16:09:24 -070084typedef struct _drm_i915_sarea {
Tao Baod7db5942015-01-28 10:07:51 -080085 struct drm_tex_region texList[I915_NR_TEX_REGIONS + 1];
Christopher Ferris6a9755d2017-01-13 14:09:31 -080086 int last_upload;
Tao Baod7db5942015-01-28 10:07:51 -080087 int last_enqueue;
88 int last_dispatch;
Tao Baod7db5942015-01-28 10:07:51 -080089 int ctxOwner;
Christopher Ferris6a9755d2017-01-13 14:09:31 -080090 int texAge;
Tao Baod7db5942015-01-28 10:07:51 -080091 int pf_enabled;
92 int pf_active;
Tao Baod7db5942015-01-28 10:07:51 -080093 int pf_current_page;
Christopher Ferris6a9755d2017-01-13 14:09:31 -080094 int perf_boxes;
Tao Baod7db5942015-01-28 10:07:51 -080095 int width, height;
96 drm_handle_t front_handle;
Tao Baod7db5942015-01-28 10:07:51 -080097 int front_offset;
Christopher Ferris6a9755d2017-01-13 14:09:31 -080098 int front_size;
Tao Baod7db5942015-01-28 10:07:51 -080099 drm_handle_t back_handle;
100 int back_offset;
Tao Baod7db5942015-01-28 10:07:51 -0800101 int back_size;
Christopher Ferris6a9755d2017-01-13 14:09:31 -0800102 drm_handle_t depth_handle;
Tao Baod7db5942015-01-28 10:07:51 -0800103 int depth_offset;
104 int depth_size;
Tao Baod7db5942015-01-28 10:07:51 -0800105 drm_handle_t tex_handle;
Christopher Ferris6a9755d2017-01-13 14:09:31 -0800106 int tex_offset;
Tao Baod7db5942015-01-28 10:07:51 -0800107 int tex_size;
108 int log_tex_granularity;
Tao Baod7db5942015-01-28 10:07:51 -0800109 int pitch;
Christopher Ferris6a9755d2017-01-13 14:09:31 -0800110 int rotation;
Tao Baod7db5942015-01-28 10:07:51 -0800111 int rotated_offset;
112 int rotated_size;
Tao Baod7db5942015-01-28 10:07:51 -0800113 int rotated_pitch;
Christopher Ferris6a9755d2017-01-13 14:09:31 -0800114 int virtualX, virtualY;
Tao Baod7db5942015-01-28 10:07:51 -0800115 unsigned int front_tiled;
116 unsigned int back_tiled;
Tao Baod7db5942015-01-28 10:07:51 -0800117 unsigned int depth_tiled;
Christopher Ferris6a9755d2017-01-13 14:09:31 -0800118 unsigned int rotated_tiled;
Tao Baod7db5942015-01-28 10:07:51 -0800119 unsigned int rotated2_tiled;
120 int pipeA_x;
Tao Baod7db5942015-01-28 10:07:51 -0800121 int pipeA_y;
Christopher Ferris6a9755d2017-01-13 14:09:31 -0800122 int pipeA_w;
Tao Baod7db5942015-01-28 10:07:51 -0800123 int pipeA_h;
124 int pipeB_x;
Tao Baod7db5942015-01-28 10:07:51 -0800125 int pipeB_y;
Christopher Ferris6a9755d2017-01-13 14:09:31 -0800126 int pipeB_w;
Tao Baod7db5942015-01-28 10:07:51 -0800127 int pipeB_h;
128 drm_handle_t unused_handle;
Tao Baod7db5942015-01-28 10:07:51 -0800129 __u32 unused1, unused2, unused3;
Christopher Ferris6a9755d2017-01-13 14:09:31 -0800130 __u32 front_bo_handle;
Tao Baod7db5942015-01-28 10:07:51 -0800131 __u32 back_bo_handle;
132 __u32 unused_bo_handle;
Tao Baod7db5942015-01-28 10:07:51 -0800133 __u32 depth_bo_handle;
Christopher Ferris6a9755d2017-01-13 14:09:31 -0800134} drm_i915_sarea_t;
Ben Cheng655a7c02013-10-16 16:09:24 -0700135#define planeA_x pipeA_x
Ben Cheng655a7c02013-10-16 16:09:24 -0700136#define planeA_y pipeA_y
137#define planeA_w pipeA_w
Christopher Ferris6a9755d2017-01-13 14:09:31 -0800138#define planeA_h pipeA_h
Ben Cheng655a7c02013-10-16 16:09:24 -0700139#define planeB_x pipeB_x
Ben Cheng655a7c02013-10-16 16:09:24 -0700140#define planeB_y pipeB_y
141#define planeB_w pipeB_w
Christopher Ferris6a9755d2017-01-13 14:09:31 -0800142#define planeB_h pipeB_h
Ben Cheng655a7c02013-10-16 16:09:24 -0700143#define I915_BOX_RING_EMPTY 0x1
Ben Cheng655a7c02013-10-16 16:09:24 -0700144#define I915_BOX_FLIP 0x2
145#define I915_BOX_WAIT 0x4
Christopher Ferris6a9755d2017-01-13 14:09:31 -0800146#define I915_BOX_TEXTURE_LOAD 0x8
Ben Cheng655a7c02013-10-16 16:09:24 -0700147#define I915_BOX_LOST_CONTEXT 0x10
Ben Cheng655a7c02013-10-16 16:09:24 -0700148#define DRM_I915_INIT 0x00
149#define DRM_I915_FLUSH 0x01
Christopher Ferris6a9755d2017-01-13 14:09:31 -0800150#define DRM_I915_FLIP 0x02
Ben Cheng655a7c02013-10-16 16:09:24 -0700151#define DRM_I915_BATCHBUFFER 0x03
Ben Cheng655a7c02013-10-16 16:09:24 -0700152#define DRM_I915_IRQ_EMIT 0x04
153#define DRM_I915_IRQ_WAIT 0x05
Christopher Ferris6a9755d2017-01-13 14:09:31 -0800154#define DRM_I915_GETPARAM 0x06
Ben Cheng655a7c02013-10-16 16:09:24 -0700155#define DRM_I915_SETPARAM 0x07
Ben Cheng655a7c02013-10-16 16:09:24 -0700156#define DRM_I915_ALLOC 0x08
157#define DRM_I915_FREE 0x09
Christopher Ferris6a9755d2017-01-13 14:09:31 -0800158#define DRM_I915_INIT_HEAP 0x0a
Ben Cheng655a7c02013-10-16 16:09:24 -0700159#define DRM_I915_CMDBUFFER 0x0b
Ben Cheng655a7c02013-10-16 16:09:24 -0700160#define DRM_I915_DESTROY_HEAP 0x0c
161#define DRM_I915_SET_VBLANK_PIPE 0x0d
Christopher Ferris6a9755d2017-01-13 14:09:31 -0800162#define DRM_I915_GET_VBLANK_PIPE 0x0e
Ben Cheng655a7c02013-10-16 16:09:24 -0700163#define DRM_I915_VBLANK_SWAP 0x0f
Ben Cheng655a7c02013-10-16 16:09:24 -0700164#define DRM_I915_HWS_ADDR 0x11
165#define DRM_I915_GEM_INIT 0x13
Christopher Ferris6a9755d2017-01-13 14:09:31 -0800166#define DRM_I915_GEM_EXECBUFFER 0x14
Ben Cheng655a7c02013-10-16 16:09:24 -0700167#define DRM_I915_GEM_PIN 0x15
Ben Cheng655a7c02013-10-16 16:09:24 -0700168#define DRM_I915_GEM_UNPIN 0x16
169#define DRM_I915_GEM_BUSY 0x17
Christopher Ferris6a9755d2017-01-13 14:09:31 -0800170#define DRM_I915_GEM_THROTTLE 0x18
Ben Cheng655a7c02013-10-16 16:09:24 -0700171#define DRM_I915_GEM_ENTERVT 0x19
Ben Cheng655a7c02013-10-16 16:09:24 -0700172#define DRM_I915_GEM_LEAVEVT 0x1a
173#define DRM_I915_GEM_CREATE 0x1b
Christopher Ferris6a9755d2017-01-13 14:09:31 -0800174#define DRM_I915_GEM_PREAD 0x1c
Ben Cheng655a7c02013-10-16 16:09:24 -0700175#define DRM_I915_GEM_PWRITE 0x1d
Ben Cheng655a7c02013-10-16 16:09:24 -0700176#define DRM_I915_GEM_MMAP 0x1e
177#define DRM_I915_GEM_SET_DOMAIN 0x1f
Christopher Ferris6a9755d2017-01-13 14:09:31 -0800178#define DRM_I915_GEM_SW_FINISH 0x20
Ben Cheng655a7c02013-10-16 16:09:24 -0700179#define DRM_I915_GEM_SET_TILING 0x21
Ben Cheng655a7c02013-10-16 16:09:24 -0700180#define DRM_I915_GEM_GET_TILING 0x22
181#define DRM_I915_GEM_GET_APERTURE 0x23
Christopher Ferris6a9755d2017-01-13 14:09:31 -0800182#define DRM_I915_GEM_MMAP_GTT 0x24
Ben Cheng655a7c02013-10-16 16:09:24 -0700183#define DRM_I915_GET_PIPE_FROM_CRTC_ID 0x25
Ben Cheng655a7c02013-10-16 16:09:24 -0700184#define DRM_I915_GEM_MADVISE 0x26
185#define DRM_I915_OVERLAY_PUT_IMAGE 0x27
Christopher Ferris6a9755d2017-01-13 14:09:31 -0800186#define DRM_I915_OVERLAY_ATTRS 0x28
Ben Cheng655a7c02013-10-16 16:09:24 -0700187#define DRM_I915_GEM_EXECBUFFER2 0x29
Christopher Ferris525ce912017-07-26 13:12:53 -0700188#define DRM_I915_GEM_EXECBUFFER2_WR DRM_I915_GEM_EXECBUFFER2
Ben Cheng655a7c02013-10-16 16:09:24 -0700189#define DRM_I915_GET_SPRITE_COLORKEY 0x2a
190#define DRM_I915_SET_SPRITE_COLORKEY 0x2b
Christopher Ferris6a9755d2017-01-13 14:09:31 -0800191#define DRM_I915_GEM_WAIT 0x2c
Ben Cheng655a7c02013-10-16 16:09:24 -0700192#define DRM_I915_GEM_CONTEXT_CREATE 0x2d
Ben Cheng655a7c02013-10-16 16:09:24 -0700193#define DRM_I915_GEM_CONTEXT_DESTROY 0x2e
194#define DRM_I915_GEM_SET_CACHING 0x2f
Christopher Ferris6a9755d2017-01-13 14:09:31 -0800195#define DRM_I915_GEM_GET_CACHING 0x30
Ben Cheng655a7c02013-10-16 16:09:24 -0700196#define DRM_I915_REG_READ 0x31
Christopher Ferris38062f92014-07-09 15:33:25 -0700197#define DRM_I915_GET_RESET_STATS 0x32
Christopher Ferrisba8d4f42014-09-03 19:56:49 -0700198#define DRM_I915_GEM_USERPTR 0x33
Christopher Ferris6a9755d2017-01-13 14:09:31 -0800199#define DRM_I915_GEM_CONTEXT_GETPARAM 0x34
Christopher Ferris05d08e92016-02-04 13:16:38 -0800200#define DRM_I915_GEM_CONTEXT_SETPARAM 0x35
Christopher Ferris525ce912017-07-26 13:12:53 -0700201#define DRM_I915_PERF_OPEN 0x36
Christopher Ferris1308ad32017-11-14 17:32:13 -0800202#define DRM_I915_PERF_ADD_CONFIG 0x37
203#define DRM_I915_PERF_REMOVE_CONFIG 0x38
Christopher Ferris76a1d452018-06-27 14:12:29 -0700204#define DRM_I915_QUERY 0x39
Tao Baod7db5942015-01-28 10:07:51 -0800205#define DRM_IOCTL_I915_INIT DRM_IOW(DRM_COMMAND_BASE + DRM_I915_INIT, drm_i915_init_t)
206#define DRM_IOCTL_I915_FLUSH DRM_IO(DRM_COMMAND_BASE + DRM_I915_FLUSH)
Christopher Ferris6a9755d2017-01-13 14:09:31 -0800207#define DRM_IOCTL_I915_FLIP DRM_IO(DRM_COMMAND_BASE + DRM_I915_FLIP)
Tao Baod7db5942015-01-28 10:07:51 -0800208#define DRM_IOCTL_I915_BATCHBUFFER DRM_IOW(DRM_COMMAND_BASE + DRM_I915_BATCHBUFFER, drm_i915_batchbuffer_t)
Ben Cheng655a7c02013-10-16 16:09:24 -0700209#define DRM_IOCTL_I915_IRQ_EMIT DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_IRQ_EMIT, drm_i915_irq_emit_t)
Tao Baod7db5942015-01-28 10:07:51 -0800210#define DRM_IOCTL_I915_IRQ_WAIT DRM_IOW(DRM_COMMAND_BASE + DRM_I915_IRQ_WAIT, drm_i915_irq_wait_t)
Christopher Ferris6a9755d2017-01-13 14:09:31 -0800211#define DRM_IOCTL_I915_GETPARAM DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GETPARAM, drm_i915_getparam_t)
Tao Baod7db5942015-01-28 10:07:51 -0800212#define DRM_IOCTL_I915_SETPARAM DRM_IOW(DRM_COMMAND_BASE + DRM_I915_SETPARAM, drm_i915_setparam_t)
Ben Cheng655a7c02013-10-16 16:09:24 -0700213#define DRM_IOCTL_I915_ALLOC DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_ALLOC, drm_i915_mem_alloc_t)
Tao Baod7db5942015-01-28 10:07:51 -0800214#define DRM_IOCTL_I915_FREE DRM_IOW(DRM_COMMAND_BASE + DRM_I915_FREE, drm_i915_mem_free_t)
Christopher Ferris6a9755d2017-01-13 14:09:31 -0800215#define DRM_IOCTL_I915_INIT_HEAP DRM_IOW(DRM_COMMAND_BASE + DRM_I915_INIT_HEAP, drm_i915_mem_init_heap_t)
Tao Baod7db5942015-01-28 10:07:51 -0800216#define DRM_IOCTL_I915_CMDBUFFER DRM_IOW(DRM_COMMAND_BASE + DRM_I915_CMDBUFFER, drm_i915_cmdbuffer_t)
217#define DRM_IOCTL_I915_DESTROY_HEAP DRM_IOW(DRM_COMMAND_BASE + DRM_I915_DESTROY_HEAP, drm_i915_mem_destroy_heap_t)
218#define DRM_IOCTL_I915_SET_VBLANK_PIPE DRM_IOW(DRM_COMMAND_BASE + DRM_I915_SET_VBLANK_PIPE, drm_i915_vblank_pipe_t)
Christopher Ferris6a9755d2017-01-13 14:09:31 -0800219#define DRM_IOCTL_I915_GET_VBLANK_PIPE DRM_IOR(DRM_COMMAND_BASE + DRM_I915_GET_VBLANK_PIPE, drm_i915_vblank_pipe_t)
Christopher Ferrisba8d4f42014-09-03 19:56:49 -0700220#define DRM_IOCTL_I915_VBLANK_SWAP DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_VBLANK_SWAP, drm_i915_vblank_swap_t)
Ben Cheng655a7c02013-10-16 16:09:24 -0700221#define DRM_IOCTL_I915_HWS_ADDR DRM_IOW(DRM_COMMAND_BASE + DRM_I915_HWS_ADDR, struct drm_i915_gem_init)
222#define DRM_IOCTL_I915_GEM_INIT DRM_IOW(DRM_COMMAND_BASE + DRM_I915_GEM_INIT, struct drm_i915_gem_init)
Christopher Ferris6a9755d2017-01-13 14:09:31 -0800223#define DRM_IOCTL_I915_GEM_EXECBUFFER DRM_IOW(DRM_COMMAND_BASE + DRM_I915_GEM_EXECBUFFER, struct drm_i915_gem_execbuffer)
Christopher Ferrisba8d4f42014-09-03 19:56:49 -0700224#define DRM_IOCTL_I915_GEM_EXECBUFFER2 DRM_IOW(DRM_COMMAND_BASE + DRM_I915_GEM_EXECBUFFER2, struct drm_i915_gem_execbuffer2)
Christopher Ferris525ce912017-07-26 13:12:53 -0700225#define DRM_IOCTL_I915_GEM_EXECBUFFER2_WR DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GEM_EXECBUFFER2_WR, struct drm_i915_gem_execbuffer2)
Ben Cheng655a7c02013-10-16 16:09:24 -0700226#define DRM_IOCTL_I915_GEM_PIN DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GEM_PIN, struct drm_i915_gem_pin)
227#define DRM_IOCTL_I915_GEM_UNPIN DRM_IOW(DRM_COMMAND_BASE + DRM_I915_GEM_UNPIN, struct drm_i915_gem_unpin)
Christopher Ferris6a9755d2017-01-13 14:09:31 -0800228#define DRM_IOCTL_I915_GEM_BUSY DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GEM_BUSY, struct drm_i915_gem_busy)
Christopher Ferrisba8d4f42014-09-03 19:56:49 -0700229#define DRM_IOCTL_I915_GEM_SET_CACHING DRM_IOW(DRM_COMMAND_BASE + DRM_I915_GEM_SET_CACHING, struct drm_i915_gem_caching)
Ben Cheng655a7c02013-10-16 16:09:24 -0700230#define DRM_IOCTL_I915_GEM_GET_CACHING DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GEM_GET_CACHING, struct drm_i915_gem_caching)
Tao Baod7db5942015-01-28 10:07:51 -0800231#define DRM_IOCTL_I915_GEM_THROTTLE DRM_IO(DRM_COMMAND_BASE + DRM_I915_GEM_THROTTLE)
Christopher Ferris6a9755d2017-01-13 14:09:31 -0800232#define DRM_IOCTL_I915_GEM_ENTERVT DRM_IO(DRM_COMMAND_BASE + DRM_I915_GEM_ENTERVT)
Christopher Ferrisba8d4f42014-09-03 19:56:49 -0700233#define DRM_IOCTL_I915_GEM_LEAVEVT DRM_IO(DRM_COMMAND_BASE + DRM_I915_GEM_LEAVEVT)
Ben Cheng655a7c02013-10-16 16:09:24 -0700234#define DRM_IOCTL_I915_GEM_CREATE DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GEM_CREATE, struct drm_i915_gem_create)
Tao Baod7db5942015-01-28 10:07:51 -0800235#define DRM_IOCTL_I915_GEM_PREAD DRM_IOW(DRM_COMMAND_BASE + DRM_I915_GEM_PREAD, struct drm_i915_gem_pread)
Christopher Ferris6a9755d2017-01-13 14:09:31 -0800236#define DRM_IOCTL_I915_GEM_PWRITE DRM_IOW(DRM_COMMAND_BASE + DRM_I915_GEM_PWRITE, struct drm_i915_gem_pwrite)
Christopher Ferrisba8d4f42014-09-03 19:56:49 -0700237#define DRM_IOCTL_I915_GEM_MMAP DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GEM_MMAP, struct drm_i915_gem_mmap)
Ben Cheng655a7c02013-10-16 16:09:24 -0700238#define DRM_IOCTL_I915_GEM_MMAP_GTT DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GEM_MMAP_GTT, struct drm_i915_gem_mmap_gtt)
Tao Baod7db5942015-01-28 10:07:51 -0800239#define DRM_IOCTL_I915_GEM_SET_DOMAIN DRM_IOW(DRM_COMMAND_BASE + DRM_I915_GEM_SET_DOMAIN, struct drm_i915_gem_set_domain)
Christopher Ferris6a9755d2017-01-13 14:09:31 -0800240#define DRM_IOCTL_I915_GEM_SW_FINISH DRM_IOW(DRM_COMMAND_BASE + DRM_I915_GEM_SW_FINISH, struct drm_i915_gem_sw_finish)
Tao Baod7db5942015-01-28 10:07:51 -0800241#define DRM_IOCTL_I915_GEM_SET_TILING DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GEM_SET_TILING, struct drm_i915_gem_set_tiling)
242#define DRM_IOCTL_I915_GEM_GET_TILING DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GEM_GET_TILING, struct drm_i915_gem_get_tiling)
243#define DRM_IOCTL_I915_GEM_GET_APERTURE DRM_IOR(DRM_COMMAND_BASE + DRM_I915_GEM_GET_APERTURE, struct drm_i915_gem_get_aperture)
Christopher Ferris6a9755d2017-01-13 14:09:31 -0800244#define DRM_IOCTL_I915_GET_PIPE_FROM_CRTC_ID DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GET_PIPE_FROM_CRTC_ID, struct drm_i915_get_pipe_from_crtc_id)
Christopher Ferrisba8d4f42014-09-03 19:56:49 -0700245#define DRM_IOCTL_I915_GEM_MADVISE DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GEM_MADVISE, struct drm_i915_gem_madvise)
Ben Cheng655a7c02013-10-16 16:09:24 -0700246#define DRM_IOCTL_I915_OVERLAY_PUT_IMAGE DRM_IOW(DRM_COMMAND_BASE + DRM_I915_OVERLAY_PUT_IMAGE, struct drm_intel_overlay_put_image)
247#define DRM_IOCTL_I915_OVERLAY_ATTRS DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_OVERLAY_ATTRS, struct drm_intel_overlay_attrs)
Christopher Ferris6a9755d2017-01-13 14:09:31 -0800248#define DRM_IOCTL_I915_SET_SPRITE_COLORKEY DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_SET_SPRITE_COLORKEY, struct drm_intel_sprite_colorkey)
Christopher Ferris05d08e92016-02-04 13:16:38 -0800249#define DRM_IOCTL_I915_GET_SPRITE_COLORKEY DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GET_SPRITE_COLORKEY, struct drm_intel_sprite_colorkey)
Ben Cheng655a7c02013-10-16 16:09:24 -0700250#define DRM_IOCTL_I915_GEM_WAIT DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GEM_WAIT, struct drm_i915_gem_wait)
Tao Baod7db5942015-01-28 10:07:51 -0800251#define DRM_IOCTL_I915_GEM_CONTEXT_CREATE DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GEM_CONTEXT_CREATE, struct drm_i915_gem_context_create)
Christopher Ferris6a9755d2017-01-13 14:09:31 -0800252#define DRM_IOCTL_I915_GEM_CONTEXT_DESTROY DRM_IOW(DRM_COMMAND_BASE + DRM_I915_GEM_CONTEXT_DESTROY, struct drm_i915_gem_context_destroy)
Tao Baod7db5942015-01-28 10:07:51 -0800253#define DRM_IOCTL_I915_REG_READ DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_REG_READ, struct drm_i915_reg_read)
254#define DRM_IOCTL_I915_GET_RESET_STATS DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GET_RESET_STATS, struct drm_i915_reset_stats)
255#define DRM_IOCTL_I915_GEM_USERPTR DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GEM_USERPTR, struct drm_i915_gem_userptr)
Christopher Ferris6a9755d2017-01-13 14:09:31 -0800256#define DRM_IOCTL_I915_GEM_CONTEXT_GETPARAM DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GEM_CONTEXT_GETPARAM, struct drm_i915_gem_context_param)
Christopher Ferris05d08e92016-02-04 13:16:38 -0800257#define DRM_IOCTL_I915_GEM_CONTEXT_SETPARAM DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_GEM_CONTEXT_SETPARAM, struct drm_i915_gem_context_param)
Christopher Ferris525ce912017-07-26 13:12:53 -0700258#define DRM_IOCTL_I915_PERF_OPEN DRM_IOW(DRM_COMMAND_BASE + DRM_I915_PERF_OPEN, struct drm_i915_perf_open_param)
Christopher Ferris1308ad32017-11-14 17:32:13 -0800259#define DRM_IOCTL_I915_PERF_ADD_CONFIG DRM_IOW(DRM_COMMAND_BASE + DRM_I915_PERF_ADD_CONFIG, struct drm_i915_perf_oa_config)
260#define DRM_IOCTL_I915_PERF_REMOVE_CONFIG DRM_IOW(DRM_COMMAND_BASE + DRM_I915_PERF_REMOVE_CONFIG, __u64)
Christopher Ferris76a1d452018-06-27 14:12:29 -0700261#define DRM_IOCTL_I915_QUERY DRM_IOWR(DRM_COMMAND_BASE + DRM_I915_QUERY, struct drm_i915_query)
Ben Cheng655a7c02013-10-16 16:09:24 -0700262typedef struct drm_i915_batchbuffer {
Tao Baod7db5942015-01-28 10:07:51 -0800263 int start;
Christopher Ferris6a9755d2017-01-13 14:09:31 -0800264 int used;
Tao Baod7db5942015-01-28 10:07:51 -0800265 int DR1;
266 int DR4;
Tao Baod7db5942015-01-28 10:07:51 -0800267 int num_cliprects;
Christopher Ferris6a9755d2017-01-13 14:09:31 -0800268 struct drm_clip_rect __user * cliprects;
Christopher Ferris38062f92014-07-09 15:33:25 -0700269} drm_i915_batchbuffer_t;
Ben Cheng655a7c02013-10-16 16:09:24 -0700270typedef struct _drm_i915_cmdbuffer {
Tao Baod7db5942015-01-28 10:07:51 -0800271 char __user * buf;
Christopher Ferris6a9755d2017-01-13 14:09:31 -0800272 int sz;
Tao Baod7db5942015-01-28 10:07:51 -0800273 int DR1;
274 int DR4;
Tao Baod7db5942015-01-28 10:07:51 -0800275 int num_cliprects;
Christopher Ferris6a9755d2017-01-13 14:09:31 -0800276 struct drm_clip_rect __user * cliprects;
Christopher Ferris38062f92014-07-09 15:33:25 -0700277} drm_i915_cmdbuffer_t;
Ben Cheng655a7c02013-10-16 16:09:24 -0700278typedef struct drm_i915_irq_emit {
Tao Baod7db5942015-01-28 10:07:51 -0800279 int __user * irq_seq;
Christopher Ferris6a9755d2017-01-13 14:09:31 -0800280} drm_i915_irq_emit_t;
Christopher Ferris38062f92014-07-09 15:33:25 -0700281typedef struct drm_i915_irq_wait {
Tao Baod7db5942015-01-28 10:07:51 -0800282 int irq_seq;
Ben Cheng655a7c02013-10-16 16:09:24 -0700283} drm_i915_irq_wait_t;
Christopher Ferris6a9755d2017-01-13 14:09:31 -0800284#define I915_PARAM_IRQ_ACTIVE 1
Christopher Ferris38062f92014-07-09 15:33:25 -0700285#define I915_PARAM_ALLOW_BATCHBUFFER 2
Ben Cheng655a7c02013-10-16 16:09:24 -0700286#define I915_PARAM_LAST_DISPATCH 3
287#define I915_PARAM_CHIPSET_ID 4
Christopher Ferris6a9755d2017-01-13 14:09:31 -0800288#define I915_PARAM_HAS_GEM 5
Christopher Ferris38062f92014-07-09 15:33:25 -0700289#define I915_PARAM_NUM_FENCES_AVAIL 6
Ben Cheng655a7c02013-10-16 16:09:24 -0700290#define I915_PARAM_HAS_OVERLAY 7
291#define I915_PARAM_HAS_PAGEFLIPPING 8
Christopher Ferris6a9755d2017-01-13 14:09:31 -0800292#define I915_PARAM_HAS_EXECBUF2 9
Christopher Ferris38062f92014-07-09 15:33:25 -0700293#define I915_PARAM_HAS_BSD 10
Ben Cheng655a7c02013-10-16 16:09:24 -0700294#define I915_PARAM_HAS_BLT 11
295#define I915_PARAM_HAS_RELAXED_FENCING 12
Christopher Ferris6a9755d2017-01-13 14:09:31 -0800296#define I915_PARAM_HAS_COHERENT_RINGS 13
Christopher Ferris38062f92014-07-09 15:33:25 -0700297#define I915_PARAM_HAS_EXEC_CONSTANTS 14
Ben Cheng655a7c02013-10-16 16:09:24 -0700298#define I915_PARAM_HAS_RELAXED_DELTA 15
299#define I915_PARAM_HAS_GEN7_SOL_RESET 16
Christopher Ferris6a9755d2017-01-13 14:09:31 -0800300#define I915_PARAM_HAS_LLC 17
Christopher Ferris38062f92014-07-09 15:33:25 -0700301#define I915_PARAM_HAS_ALIASING_PPGTT 18
Ben Cheng655a7c02013-10-16 16:09:24 -0700302#define I915_PARAM_HAS_WAIT_TIMEOUT 19
303#define I915_PARAM_HAS_SEMAPHORES 20
Christopher Ferris6a9755d2017-01-13 14:09:31 -0800304#define I915_PARAM_HAS_PRIME_VMAP_FLUSH 21
Christopher Ferris38062f92014-07-09 15:33:25 -0700305#define I915_PARAM_HAS_VEBOX 22
Ben Cheng655a7c02013-10-16 16:09:24 -0700306#define I915_PARAM_HAS_SECURE_BATCHES 23
307#define I915_PARAM_HAS_PINNED_BATCHES 24
Christopher Ferris6a9755d2017-01-13 14:09:31 -0800308#define I915_PARAM_HAS_EXEC_NO_RELOC 25
Christopher Ferris38062f92014-07-09 15:33:25 -0700309#define I915_PARAM_HAS_EXEC_HANDLE_LUT 26
310#define I915_PARAM_HAS_WT 27
Christopher Ferrisba8d4f42014-09-03 19:56:49 -0700311#define I915_PARAM_CMD_PARSER_VERSION 28
Christopher Ferris6a9755d2017-01-13 14:09:31 -0800312#define I915_PARAM_HAS_COHERENT_PHYS_GTT 29
Christopher Ferris05d08e92016-02-04 13:16:38 -0800313#define I915_PARAM_MMAP_VERSION 30
314#define I915_PARAM_HAS_BSD2 31
Christopher Ferris05d08e92016-02-04 13:16:38 -0800315#define I915_PARAM_REVISION 32
Christopher Ferris6a9755d2017-01-13 14:09:31 -0800316#define I915_PARAM_SUBSLICE_TOTAL 33
Christopher Ferris05d08e92016-02-04 13:16:38 -0800317#define I915_PARAM_EU_TOTAL 34
318#define I915_PARAM_HAS_GPU_RESET 35
Christopher Ferris05d08e92016-02-04 13:16:38 -0800319#define I915_PARAM_HAS_RESOURCE_STREAMER 36
Christopher Ferris6a9755d2017-01-13 14:09:31 -0800320#define I915_PARAM_HAS_EXEC_SOFTPIN 37
Christopher Ferris49f525c2016-12-12 14:55:36 -0800321#define I915_PARAM_HAS_POOLED_EU 38
322#define I915_PARAM_MIN_EU_IN_POOL 39
Christopher Ferris6a9755d2017-01-13 14:09:31 -0800323#define I915_PARAM_MMAP_GTT_VERSION 40
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800324#define I915_PARAM_HAS_SCHEDULER 41
Christopher Ferris934ec942018-01-31 15:29:16 -0800325#define I915_SCHEDULER_CAP_ENABLED (1ul << 0)
326#define I915_SCHEDULER_CAP_PRIORITY (1ul << 1)
327#define I915_SCHEDULER_CAP_PREEMPTION (1ul << 2)
Christopher Ferris525ce912017-07-26 13:12:53 -0700328#define I915_PARAM_HUC_STATUS 42
329#define I915_PARAM_HAS_EXEC_ASYNC 43
330#define I915_PARAM_HAS_EXEC_FENCE 44
Christopher Ferris1308ad32017-11-14 17:32:13 -0800331#define I915_PARAM_HAS_EXEC_CAPTURE 45
332#define I915_PARAM_SLICE_MASK 46
333#define I915_PARAM_SUBSLICE_MASK 47
334#define I915_PARAM_HAS_EXEC_BATCH_FIRST 48
335#define I915_PARAM_HAS_EXEC_FENCE_ARRAY 49
Christopher Ferris76a1d452018-06-27 14:12:29 -0700336#define I915_PARAM_HAS_CONTEXT_ISOLATION 50
337#define I915_PARAM_CS_TIMESTAMP_FREQUENCY 51
Christopher Ferris86a48372019-01-10 14:14:59 -0800338#define I915_PARAM_MMAP_GTT_COHERENT 52
Ben Cheng655a7c02013-10-16 16:09:24 -0700339typedef struct drm_i915_getparam {
Christopher Ferris05d08e92016-02-04 13:16:38 -0800340 __s32 param;
Tao Baod7db5942015-01-28 10:07:51 -0800341 int __user * value;
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800342} drm_i915_getparam_t;
Ben Cheng655a7c02013-10-16 16:09:24 -0700343#define I915_SETPARAM_USE_MI_BATCHBUFFER_START 1
344#define I915_SETPARAM_TEX_LRU_LOG_GRANULARITY 2
345#define I915_SETPARAM_ALLOW_BATCHBUFFER 3
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800346#define I915_SETPARAM_NUM_USED_FENCES 4
Ben Cheng655a7c02013-10-16 16:09:24 -0700347typedef struct drm_i915_setparam {
Tao Baod7db5942015-01-28 10:07:51 -0800348 int param;
349 int value;
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800350} drm_i915_setparam_t;
Ben Cheng655a7c02013-10-16 16:09:24 -0700351#define I915_MEM_REGION_AGP 1
352typedef struct drm_i915_mem_alloc {
Tao Baod7db5942015-01-28 10:07:51 -0800353 int region;
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800354 int alignment;
Tao Baod7db5942015-01-28 10:07:51 -0800355 int size;
356 int __user * region_offset;
Ben Cheng655a7c02013-10-16 16:09:24 -0700357} drm_i915_mem_alloc_t;
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800358typedef struct drm_i915_mem_free {
Tao Baod7db5942015-01-28 10:07:51 -0800359 int region;
360 int region_offset;
Ben Cheng655a7c02013-10-16 16:09:24 -0700361} drm_i915_mem_free_t;
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800362typedef struct drm_i915_mem_init_heap {
Tao Baod7db5942015-01-28 10:07:51 -0800363 int region;
364 int size;
365 int start;
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800366} drm_i915_mem_init_heap_t;
Ben Cheng655a7c02013-10-16 16:09:24 -0700367typedef struct drm_i915_mem_destroy_heap {
Tao Baod7db5942015-01-28 10:07:51 -0800368 int region;
Ben Cheng655a7c02013-10-16 16:09:24 -0700369} drm_i915_mem_destroy_heap_t;
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800370#define DRM_I915_VBLANK_PIPE_A 1
Ben Cheng655a7c02013-10-16 16:09:24 -0700371#define DRM_I915_VBLANK_PIPE_B 2
372typedef struct drm_i915_vblank_pipe {
Tao Baod7db5942015-01-28 10:07:51 -0800373 int pipe;
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800374} drm_i915_vblank_pipe_t;
Ben Cheng655a7c02013-10-16 16:09:24 -0700375typedef struct drm_i915_vblank_swap {
Tao Baod7db5942015-01-28 10:07:51 -0800376 drm_drawable_t drawable;
377 enum drm_vblank_seq_type seqtype;
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800378 unsigned int sequence;
Ben Cheng655a7c02013-10-16 16:09:24 -0700379} drm_i915_vblank_swap_t;
380typedef struct drm_i915_hws_addr {
Tao Baod7db5942015-01-28 10:07:51 -0800381 __u64 addr;
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800382} drm_i915_hws_addr_t;
Ben Cheng655a7c02013-10-16 16:09:24 -0700383struct drm_i915_gem_init {
Tao Baod7db5942015-01-28 10:07:51 -0800384 __u64 gtt_start;
385 __u64 gtt_end;
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800386};
Ben Cheng655a7c02013-10-16 16:09:24 -0700387struct drm_i915_gem_create {
Tao Baod7db5942015-01-28 10:07:51 -0800388 __u64 size;
389 __u32 handle;
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800390 __u32 pad;
Ben Cheng655a7c02013-10-16 16:09:24 -0700391};
392struct drm_i915_gem_pread {
Tao Baod7db5942015-01-28 10:07:51 -0800393 __u32 handle;
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800394 __u32 pad;
Tao Baod7db5942015-01-28 10:07:51 -0800395 __u64 offset;
396 __u64 size;
397 __u64 data_ptr;
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800398};
Ben Cheng655a7c02013-10-16 16:09:24 -0700399struct drm_i915_gem_pwrite {
Tao Baod7db5942015-01-28 10:07:51 -0800400 __u32 handle;
401 __u32 pad;
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800402 __u64 offset;
Tao Baod7db5942015-01-28 10:07:51 -0800403 __u64 size;
404 __u64 data_ptr;
Ben Cheng655a7c02013-10-16 16:09:24 -0700405};
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800406struct drm_i915_gem_mmap {
Tao Baod7db5942015-01-28 10:07:51 -0800407 __u32 handle;
408 __u32 pad;
409 __u64 offset;
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800410 __u64 size;
Tao Baod7db5942015-01-28 10:07:51 -0800411 __u64 addr_ptr;
Christopher Ferris05d08e92016-02-04 13:16:38 -0800412 __u64 flags;
413#define I915_MMAP_WC 0x1
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800414};
Ben Cheng655a7c02013-10-16 16:09:24 -0700415struct drm_i915_gem_mmap_gtt {
Tao Baod7db5942015-01-28 10:07:51 -0800416 __u32 handle;
417 __u32 pad;
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800418 __u64 offset;
Ben Cheng655a7c02013-10-16 16:09:24 -0700419};
420struct drm_i915_gem_set_domain {
Tao Baod7db5942015-01-28 10:07:51 -0800421 __u32 handle;
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800422 __u32 read_domains;
Tao Baod7db5942015-01-28 10:07:51 -0800423 __u32 write_domain;
Ben Cheng655a7c02013-10-16 16:09:24 -0700424};
Ben Cheng655a7c02013-10-16 16:09:24 -0700425struct drm_i915_gem_sw_finish {
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800426 __u32 handle;
Ben Cheng655a7c02013-10-16 16:09:24 -0700427};
428struct drm_i915_gem_relocation_entry {
Tao Baod7db5942015-01-28 10:07:51 -0800429 __u32 target_handle;
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800430 __u32 delta;
Tao Baod7db5942015-01-28 10:07:51 -0800431 __u64 offset;
Tao Baod7db5942015-01-28 10:07:51 -0800432 __u64 presumed_offset;
433 __u32 read_domains;
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800434 __u32 write_domain;
Ben Cheng655a7c02013-10-16 16:09:24 -0700435};
436#define I915_GEM_DOMAIN_CPU 0x00000001
Ben Cheng655a7c02013-10-16 16:09:24 -0700437#define I915_GEM_DOMAIN_RENDER 0x00000002
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800438#define I915_GEM_DOMAIN_SAMPLER 0x00000004
Ben Cheng655a7c02013-10-16 16:09:24 -0700439#define I915_GEM_DOMAIN_COMMAND 0x00000008
440#define I915_GEM_DOMAIN_INSTRUCTION 0x00000010
Ben Cheng655a7c02013-10-16 16:09:24 -0700441#define I915_GEM_DOMAIN_VERTEX 0x00000020
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800442#define I915_GEM_DOMAIN_GTT 0x00000040
Christopher Ferris1308ad32017-11-14 17:32:13 -0800443#define I915_GEM_DOMAIN_WC 0x00000080
Ben Cheng655a7c02013-10-16 16:09:24 -0700444struct drm_i915_gem_exec_object {
Tao Baod7db5942015-01-28 10:07:51 -0800445 __u32 handle;
446 __u32 relocation_count;
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800447 __u64 relocs_ptr;
Tao Baod7db5942015-01-28 10:07:51 -0800448 __u64 alignment;
Tao Baod7db5942015-01-28 10:07:51 -0800449 __u64 offset;
Ben Cheng655a7c02013-10-16 16:09:24 -0700450};
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800451struct drm_i915_gem_execbuffer {
Tao Baod7db5942015-01-28 10:07:51 -0800452 __u64 buffers_ptr;
Tao Baod7db5942015-01-28 10:07:51 -0800453 __u32 buffer_count;
454 __u32 batch_start_offset;
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800455 __u32 batch_len;
Tao Baod7db5942015-01-28 10:07:51 -0800456 __u32 DR1;
Tao Baod7db5942015-01-28 10:07:51 -0800457 __u32 DR4;
458 __u32 num_cliprects;
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800459 __u64 cliprects_ptr;
Ben Cheng655a7c02013-10-16 16:09:24 -0700460};
461struct drm_i915_gem_exec_object2 {
Tao Baod7db5942015-01-28 10:07:51 -0800462 __u32 handle;
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800463 __u32 relocation_count;
Tao Baod7db5942015-01-28 10:07:51 -0800464 __u64 relocs_ptr;
Tao Baod7db5942015-01-28 10:07:51 -0800465 __u64 alignment;
466 __u64 offset;
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800467#define EXEC_OBJECT_NEEDS_FENCE (1 << 0)
Tao Baod7db5942015-01-28 10:07:51 -0800468#define EXEC_OBJECT_NEEDS_GTT (1 << 1)
Tao Baod7db5942015-01-28 10:07:51 -0800469#define EXEC_OBJECT_WRITE (1 << 2)
Christopher Ferris05d08e92016-02-04 13:16:38 -0800470#define EXEC_OBJECT_SUPPORTS_48B_ADDRESS (1 << 3)
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800471#define EXEC_OBJECT_PINNED (1 << 4)
Christopher Ferris6a9755d2017-01-13 14:09:31 -0800472#define EXEC_OBJECT_PAD_TO_SIZE (1 << 5)
Christopher Ferris525ce912017-07-26 13:12:53 -0700473#define EXEC_OBJECT_ASYNC (1 << 6)
Christopher Ferris1308ad32017-11-14 17:32:13 -0800474#define EXEC_OBJECT_CAPTURE (1 << 7)
475#define __EXEC_OBJECT_UNKNOWN_FLAGS - (EXEC_OBJECT_CAPTURE << 1)
Christopher Ferris6a9755d2017-01-13 14:09:31 -0800476 __u64 flags;
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800477 union {
Christopher Ferris6a9755d2017-01-13 14:09:31 -0800478 __u64 rsvd1;
479 __u64 pad_to_size;
480 };
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800481 __u64 rsvd2;
Ben Cheng655a7c02013-10-16 16:09:24 -0700482};
Christopher Ferris1308ad32017-11-14 17:32:13 -0800483struct drm_i915_gem_exec_fence {
484 __u32 handle;
485#define I915_EXEC_FENCE_WAIT (1 << 0)
486#define I915_EXEC_FENCE_SIGNAL (1 << 1)
487#define __I915_EXEC_FENCE_UNKNOWN_FLAGS (- (I915_EXEC_FENCE_SIGNAL << 1))
488 __u32 flags;
489};
Ben Cheng655a7c02013-10-16 16:09:24 -0700490struct drm_i915_gem_execbuffer2 {
Tao Baod7db5942015-01-28 10:07:51 -0800491 __u64 buffers_ptr;
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800492 __u32 buffer_count;
Tao Baod7db5942015-01-28 10:07:51 -0800493 __u32 batch_start_offset;
494 __u32 batch_len;
495 __u32 DR1;
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800496 __u32 DR4;
Tao Baod7db5942015-01-28 10:07:51 -0800497 __u32 num_cliprects;
498 __u64 cliprects_ptr;
499#define I915_EXEC_RING_MASK (7 << 0)
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800500#define I915_EXEC_DEFAULT (0 << 0)
Tao Baod7db5942015-01-28 10:07:51 -0800501#define I915_EXEC_RENDER (1 << 0)
502#define I915_EXEC_BSD (2 << 0)
503#define I915_EXEC_BLT (3 << 0)
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800504#define I915_EXEC_VEBOX (4 << 0)
Tao Baod7db5942015-01-28 10:07:51 -0800505#define I915_EXEC_CONSTANTS_MASK (3 << 6)
506#define I915_EXEC_CONSTANTS_REL_GENERAL (0 << 6)
507#define I915_EXEC_CONSTANTS_ABSOLUTE (1 << 6)
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800508#define I915_EXEC_CONSTANTS_REL_SURFACE (2 << 6)
Tao Baod7db5942015-01-28 10:07:51 -0800509 __u64 flags;
510 __u64 rsvd1;
511 __u64 rsvd2;
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800512};
Tao Baod7db5942015-01-28 10:07:51 -0800513#define I915_EXEC_GEN7_SOL_RESET (1 << 8)
514#define I915_EXEC_SECURE (1 << 9)
515#define I915_EXEC_IS_PINNED (1 << 10)
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800516#define I915_EXEC_NO_RELOC (1 << 11)
Tao Baod7db5942015-01-28 10:07:51 -0800517#define I915_EXEC_HANDLE_LUT (1 << 12)
Christopher Ferris106b3a82016-08-24 12:15:38 -0700518#define I915_EXEC_BSD_SHIFT (13)
519#define I915_EXEC_BSD_MASK (3 << I915_EXEC_BSD_SHIFT)
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800520#define I915_EXEC_BSD_DEFAULT (0 << I915_EXEC_BSD_SHIFT)
Christopher Ferris106b3a82016-08-24 12:15:38 -0700521#define I915_EXEC_BSD_RING1 (1 << I915_EXEC_BSD_SHIFT)
522#define I915_EXEC_BSD_RING2 (2 << I915_EXEC_BSD_SHIFT)
Christopher Ferris05d08e92016-02-04 13:16:38 -0800523#define I915_EXEC_RESOURCE_STREAMER (1 << 15)
Christopher Ferris525ce912017-07-26 13:12:53 -0700524#define I915_EXEC_FENCE_IN (1 << 16)
525#define I915_EXEC_FENCE_OUT (1 << 17)
Christopher Ferris1308ad32017-11-14 17:32:13 -0800526#define I915_EXEC_BATCH_FIRST (1 << 18)
527#define I915_EXEC_FENCE_ARRAY (1 << 19)
528#define __I915_EXEC_UNKNOWN_FLAGS (- (I915_EXEC_FENCE_ARRAY << 1))
Christopher Ferris106b3a82016-08-24 12:15:38 -0700529#define I915_EXEC_CONTEXT_ID_MASK (0xffffffff)
Tao Baod7db5942015-01-28 10:07:51 -0800530#define i915_execbuffer2_set_context_id(eb2,context) (eb2).rsvd1 = context & I915_EXEC_CONTEXT_ID_MASK
531#define i915_execbuffer2_get_context_id(eb2) ((eb2).rsvd1 & I915_EXEC_CONTEXT_ID_MASK)
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800532struct drm_i915_gem_pin {
Christopher Ferris106b3a82016-08-24 12:15:38 -0700533 __u32 handle;
Tao Baod7db5942015-01-28 10:07:51 -0800534 __u32 pad;
535 __u64 alignment;
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800536 __u64 offset;
Christopher Ferris106b3a82016-08-24 12:15:38 -0700537};
Ben Cheng655a7c02013-10-16 16:09:24 -0700538struct drm_i915_gem_unpin {
Tao Baod7db5942015-01-28 10:07:51 -0800539 __u32 handle;
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800540 __u32 pad;
Christopher Ferris106b3a82016-08-24 12:15:38 -0700541};
Ben Cheng655a7c02013-10-16 16:09:24 -0700542struct drm_i915_gem_busy {
Tao Baod7db5942015-01-28 10:07:51 -0800543 __u32 handle;
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800544 __u32 busy;
Christopher Ferris106b3a82016-08-24 12:15:38 -0700545};
Ben Cheng655a7c02013-10-16 16:09:24 -0700546#define I915_CACHING_NONE 0
Ben Cheng655a7c02013-10-16 16:09:24 -0700547#define I915_CACHING_CACHED 1
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800548#define I915_CACHING_DISPLAY 2
Christopher Ferris106b3a82016-08-24 12:15:38 -0700549struct drm_i915_gem_caching {
Tao Baod7db5942015-01-28 10:07:51 -0800550 __u32 handle;
551 __u32 caching;
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800552};
Christopher Ferris106b3a82016-08-24 12:15:38 -0700553#define I915_TILING_NONE 0
Ben Cheng655a7c02013-10-16 16:09:24 -0700554#define I915_TILING_X 1
555#define I915_TILING_Y 2
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800556#define I915_TILING_LAST I915_TILING_Y
Ben Cheng655a7c02013-10-16 16:09:24 -0700557#define I915_BIT_6_SWIZZLE_NONE 0
Christopher Ferris106b3a82016-08-24 12:15:38 -0700558#define I915_BIT_6_SWIZZLE_9 1
Ben Cheng655a7c02013-10-16 16:09:24 -0700559#define I915_BIT_6_SWIZZLE_9_10 2
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800560#define I915_BIT_6_SWIZZLE_9_11 3
Ben Cheng655a7c02013-10-16 16:09:24 -0700561#define I915_BIT_6_SWIZZLE_9_10_11 4
Christopher Ferris106b3a82016-08-24 12:15:38 -0700562#define I915_BIT_6_SWIZZLE_UNKNOWN 5
Ben Cheng655a7c02013-10-16 16:09:24 -0700563#define I915_BIT_6_SWIZZLE_9_17 6
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800564#define I915_BIT_6_SWIZZLE_9_10_17 7
Ben Cheng655a7c02013-10-16 16:09:24 -0700565struct drm_i915_gem_set_tiling {
Christopher Ferris106b3a82016-08-24 12:15:38 -0700566 __u32 handle;
Tao Baod7db5942015-01-28 10:07:51 -0800567 __u32 tiling_mode;
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800568 __u32 stride;
Tao Baod7db5942015-01-28 10:07:51 -0800569 __u32 swizzle_mode;
Christopher Ferris106b3a82016-08-24 12:15:38 -0700570};
Ben Cheng655a7c02013-10-16 16:09:24 -0700571struct drm_i915_gem_get_tiling {
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800572 __u32 handle;
Tao Baod7db5942015-01-28 10:07:51 -0800573 __u32 tiling_mode;
Christopher Ferris106b3a82016-08-24 12:15:38 -0700574 __u32 swizzle_mode;
Christopher Ferris05d08e92016-02-04 13:16:38 -0800575 __u32 phys_swizzle_mode;
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800576};
Ben Cheng655a7c02013-10-16 16:09:24 -0700577struct drm_i915_gem_get_aperture {
Christopher Ferris106b3a82016-08-24 12:15:38 -0700578 __u64 aper_size;
Christopher Ferris05d08e92016-02-04 13:16:38 -0800579 __u64 aper_available_size;
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800580};
Ben Cheng655a7c02013-10-16 16:09:24 -0700581struct drm_i915_get_pipe_from_crtc_id {
Christopher Ferris106b3a82016-08-24 12:15:38 -0700582 __u32 crtc_id;
Christopher Ferris05d08e92016-02-04 13:16:38 -0800583 __u32 pipe;
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800584};
Ben Cheng655a7c02013-10-16 16:09:24 -0700585#define I915_MADV_WILLNEED 0
Christopher Ferris106b3a82016-08-24 12:15:38 -0700586#define I915_MADV_DONTNEED 1
Christopher Ferris05d08e92016-02-04 13:16:38 -0800587#define __I915_MADV_PURGED 2
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800588struct drm_i915_gem_madvise {
Tao Baod7db5942015-01-28 10:07:51 -0800589 __u32 handle;
Christopher Ferris106b3a82016-08-24 12:15:38 -0700590 __u32 madv;
Christopher Ferris05d08e92016-02-04 13:16:38 -0800591 __u32 retained;
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800592};
Ben Cheng655a7c02013-10-16 16:09:24 -0700593#define I915_OVERLAY_TYPE_MASK 0xff
Christopher Ferris106b3a82016-08-24 12:15:38 -0700594#define I915_OVERLAY_YUV_PLANAR 0x01
Christopher Ferris05d08e92016-02-04 13:16:38 -0800595#define I915_OVERLAY_YUV_PACKED 0x02
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800596#define I915_OVERLAY_RGB 0x03
Ben Cheng655a7c02013-10-16 16:09:24 -0700597#define I915_OVERLAY_DEPTH_MASK 0xff00
Christopher Ferris106b3a82016-08-24 12:15:38 -0700598#define I915_OVERLAY_RGB24 0x1000
Christopher Ferris05d08e92016-02-04 13:16:38 -0800599#define I915_OVERLAY_RGB16 0x2000
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800600#define I915_OVERLAY_RGB15 0x3000
Ben Cheng655a7c02013-10-16 16:09:24 -0700601#define I915_OVERLAY_YUV422 0x0100
Christopher Ferris106b3a82016-08-24 12:15:38 -0700602#define I915_OVERLAY_YUV411 0x0200
Christopher Ferris05d08e92016-02-04 13:16:38 -0800603#define I915_OVERLAY_YUV420 0x0300
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800604#define I915_OVERLAY_YUV410 0x0400
Ben Cheng655a7c02013-10-16 16:09:24 -0700605#define I915_OVERLAY_SWAP_MASK 0xff0000
Christopher Ferris106b3a82016-08-24 12:15:38 -0700606#define I915_OVERLAY_NO_SWAP 0x000000
Christopher Ferris05d08e92016-02-04 13:16:38 -0800607#define I915_OVERLAY_UV_SWAP 0x010000
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800608#define I915_OVERLAY_Y_SWAP 0x020000
Ben Cheng655a7c02013-10-16 16:09:24 -0700609#define I915_OVERLAY_Y_AND_UV_SWAP 0x030000
Christopher Ferris106b3a82016-08-24 12:15:38 -0700610#define I915_OVERLAY_FLAGS_MASK 0xff000000
Christopher Ferris05d08e92016-02-04 13:16:38 -0800611#define I915_OVERLAY_ENABLE 0x01000000
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800612struct drm_intel_overlay_put_image {
Tao Baod7db5942015-01-28 10:07:51 -0800613 __u32 flags;
Christopher Ferris106b3a82016-08-24 12:15:38 -0700614 __u32 bo_handle;
Christopher Ferris05d08e92016-02-04 13:16:38 -0800615 __u16 stride_Y;
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800616 __u16 stride_UV;
Tao Baod7db5942015-01-28 10:07:51 -0800617 __u32 offset_Y;
Christopher Ferris106b3a82016-08-24 12:15:38 -0700618 __u32 offset_U;
Christopher Ferris05d08e92016-02-04 13:16:38 -0800619 __u32 offset_V;
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800620 __u16 src_width;
Tao Baod7db5942015-01-28 10:07:51 -0800621 __u16 src_height;
Christopher Ferris106b3a82016-08-24 12:15:38 -0700622 __u16 src_scan_width;
Christopher Ferris05d08e92016-02-04 13:16:38 -0800623 __u16 src_scan_height;
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800624 __u32 crtc_id;
Tao Baod7db5942015-01-28 10:07:51 -0800625 __u16 dst_x;
Christopher Ferris106b3a82016-08-24 12:15:38 -0700626 __u16 dst_y;
Christopher Ferris05d08e92016-02-04 13:16:38 -0800627 __u16 dst_width;
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800628 __u16 dst_height;
Ben Cheng655a7c02013-10-16 16:09:24 -0700629};
Christopher Ferris106b3a82016-08-24 12:15:38 -0700630#define I915_OVERLAY_UPDATE_ATTRS (1 << 0)
Christopher Ferris05d08e92016-02-04 13:16:38 -0800631#define I915_OVERLAY_UPDATE_GAMMA (1 << 1)
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800632#define I915_OVERLAY_DISABLE_DEST_COLORKEY (1 << 2)
Ben Cheng655a7c02013-10-16 16:09:24 -0700633struct drm_intel_overlay_attrs {
Christopher Ferris106b3a82016-08-24 12:15:38 -0700634 __u32 flags;
Tao Baod7db5942015-01-28 10:07:51 -0800635 __u32 color_key;
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800636 __s32 brightness;
Tao Baod7db5942015-01-28 10:07:51 -0800637 __u32 contrast;
Christopher Ferris106b3a82016-08-24 12:15:38 -0700638 __u32 saturation;
Tao Baod7db5942015-01-28 10:07:51 -0800639 __u32 gamma0;
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800640 __u32 gamma1;
Tao Baod7db5942015-01-28 10:07:51 -0800641 __u32 gamma2;
Christopher Ferris106b3a82016-08-24 12:15:38 -0700642 __u32 gamma3;
Tao Baod7db5942015-01-28 10:07:51 -0800643 __u32 gamma4;
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800644 __u32 gamma5;
Ben Cheng655a7c02013-10-16 16:09:24 -0700645};
Christopher Ferris106b3a82016-08-24 12:15:38 -0700646#define I915_SET_COLORKEY_NONE (1 << 0)
Tao Baod7db5942015-01-28 10:07:51 -0800647#define I915_SET_COLORKEY_DESTINATION (1 << 1)
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800648#define I915_SET_COLORKEY_SOURCE (1 << 2)
Ben Cheng655a7c02013-10-16 16:09:24 -0700649struct drm_intel_sprite_colorkey {
Christopher Ferris106b3a82016-08-24 12:15:38 -0700650 __u32 plane_id;
Tao Baod7db5942015-01-28 10:07:51 -0800651 __u32 min_value;
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800652 __u32 channel_mask;
Tao Baod7db5942015-01-28 10:07:51 -0800653 __u32 max_value;
Christopher Ferris106b3a82016-08-24 12:15:38 -0700654 __u32 flags;
Ben Cheng655a7c02013-10-16 16:09:24 -0700655};
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800656struct drm_i915_gem_wait {
Tao Baod7db5942015-01-28 10:07:51 -0800657 __u32 bo_handle;
Christopher Ferris106b3a82016-08-24 12:15:38 -0700658 __u32 flags;
Tao Baod7db5942015-01-28 10:07:51 -0800659 __s64 timeout_ns;
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800660};
Ben Cheng655a7c02013-10-16 16:09:24 -0700661struct drm_i915_gem_context_create {
Christopher Ferris106b3a82016-08-24 12:15:38 -0700662 __u32 ctx_id;
Tao Baod7db5942015-01-28 10:07:51 -0800663 __u32 pad;
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800664};
Ben Cheng655a7c02013-10-16 16:09:24 -0700665struct drm_i915_gem_context_destroy {
Christopher Ferris106b3a82016-08-24 12:15:38 -0700666 __u32 ctx_id;
Tao Baod7db5942015-01-28 10:07:51 -0800667 __u32 pad;
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800668};
Ben Cheng655a7c02013-10-16 16:09:24 -0700669struct drm_i915_reg_read {
Christopher Ferris106b3a82016-08-24 12:15:38 -0700670 __u64 offset;
Christopher Ferris934ec942018-01-31 15:29:16 -0800671#define I915_REG_READ_8B_WA (1ul << 0)
Tao Baod7db5942015-01-28 10:07:51 -0800672 __u64 val;
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800673};
Christopher Ferris38062f92014-07-09 15:33:25 -0700674struct drm_i915_reset_stats {
Christopher Ferris106b3a82016-08-24 12:15:38 -0700675 __u32 ctx_id;
Tao Baod7db5942015-01-28 10:07:51 -0800676 __u32 flags;
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800677 __u32 reset_count;
Tao Baod7db5942015-01-28 10:07:51 -0800678 __u32 batch_active;
Christopher Ferris106b3a82016-08-24 12:15:38 -0700679 __u32 batch_pending;
Tao Baod7db5942015-01-28 10:07:51 -0800680 __u32 pad;
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800681};
Christopher Ferrisba8d4f42014-09-03 19:56:49 -0700682struct drm_i915_gem_userptr {
Christopher Ferris106b3a82016-08-24 12:15:38 -0700683 __u64 user_ptr;
Tao Baod7db5942015-01-28 10:07:51 -0800684 __u64 user_size;
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800685 __u32 flags;
Christopher Ferrisba8d4f42014-09-03 19:56:49 -0700686#define I915_USERPTR_READ_ONLY 0x1
Christopher Ferris106b3a82016-08-24 12:15:38 -0700687#define I915_USERPTR_UNSYNCHRONIZED 0x80000000
Tao Baod7db5942015-01-28 10:07:51 -0800688 __u32 handle;
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800689};
Christopher Ferris05d08e92016-02-04 13:16:38 -0800690struct drm_i915_gem_context_param {
Christopher Ferris106b3a82016-08-24 12:15:38 -0700691 __u32 ctx_id;
Christopher Ferris05d08e92016-02-04 13:16:38 -0800692 __u32 size;
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800693 __u64 param;
Christopher Ferris05d08e92016-02-04 13:16:38 -0800694#define I915_CONTEXT_PARAM_BAN_PERIOD 0x1
Christopher Ferris106b3a82016-08-24 12:15:38 -0700695#define I915_CONTEXT_PARAM_NO_ZEROMAP 0x2
696#define I915_CONTEXT_PARAM_GTT_SIZE 0x3
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800697#define I915_CONTEXT_PARAM_NO_ERROR_CAPTURE 0x4
Christopher Ferris525ce912017-07-26 13:12:53 -0700698#define I915_CONTEXT_PARAM_BANNABLE 0x5
Christopher Ferris934ec942018-01-31 15:29:16 -0800699#define I915_CONTEXT_PARAM_PRIORITY 0x6
700#define I915_CONTEXT_MAX_USER_PRIORITY 1023
701#define I915_CONTEXT_DEFAULT_PRIORITY 0
702#define I915_CONTEXT_MIN_USER_PRIORITY - 1023
Christopher Ferris05d08e92016-02-04 13:16:38 -0800703 __u64 value;
704};
Christopher Ferris525ce912017-07-26 13:12:53 -0700705enum drm_i915_oa_format {
706 I915_OA_FORMAT_A13 = 1,
707 I915_OA_FORMAT_A29,
708 I915_OA_FORMAT_A13_B8_C8,
709 I915_OA_FORMAT_B4_C8,
710 I915_OA_FORMAT_A45_B8_C8,
711 I915_OA_FORMAT_B4_C8_A16,
712 I915_OA_FORMAT_C4_B8,
Christopher Ferris1308ad32017-11-14 17:32:13 -0800713 I915_OA_FORMAT_A12,
714 I915_OA_FORMAT_A12_B8_C8,
715 I915_OA_FORMAT_A32u40_A4u32_B8_C8,
Christopher Ferris525ce912017-07-26 13:12:53 -0700716 I915_OA_FORMAT_MAX
717};
718enum drm_i915_perf_property_id {
719 DRM_I915_PERF_PROP_CTX_HANDLE = 1,
720 DRM_I915_PERF_PROP_SAMPLE_OA,
721 DRM_I915_PERF_PROP_OA_METRICS_SET,
722 DRM_I915_PERF_PROP_OA_FORMAT,
723 DRM_I915_PERF_PROP_OA_EXPONENT,
724 DRM_I915_PERF_PROP_MAX
725};
726struct drm_i915_perf_open_param {
727 __u32 flags;
728#define I915_PERF_FLAG_FD_CLOEXEC (1 << 0)
729#define I915_PERF_FLAG_FD_NONBLOCK (1 << 1)
730#define I915_PERF_FLAG_DISABLED (1 << 2)
731 __u32 num_properties;
732 __u64 properties_ptr;
733};
734#define I915_PERF_IOCTL_ENABLE _IO('i', 0x0)
735#define I915_PERF_IOCTL_DISABLE _IO('i', 0x1)
736struct drm_i915_perf_record_header {
737 __u32 type;
738 __u16 pad;
739 __u16 size;
740};
741enum drm_i915_perf_record_type {
742 DRM_I915_PERF_RECORD_SAMPLE = 1,
743 DRM_I915_PERF_RECORD_OA_REPORT_LOST = 2,
744 DRM_I915_PERF_RECORD_OA_BUFFER_LOST = 3,
745 DRM_I915_PERF_RECORD_MAX
746};
Christopher Ferris1308ad32017-11-14 17:32:13 -0800747struct drm_i915_perf_oa_config {
748 char uuid[36];
749 __u32 n_mux_regs;
750 __u32 n_boolean_regs;
751 __u32 n_flex_regs;
Christopher Ferris934ec942018-01-31 15:29:16 -0800752 __u64 mux_regs_ptr;
753 __u64 boolean_regs_ptr;
754 __u64 flex_regs_ptr;
Christopher Ferris1308ad32017-11-14 17:32:13 -0800755};
Christopher Ferris76a1d452018-06-27 14:12:29 -0700756struct drm_i915_query_item {
757 __u64 query_id;
758#define DRM_I915_QUERY_TOPOLOGY_INFO 1
759 __s32 length;
760 __u32 flags;
761 __u64 data_ptr;
762};
763struct drm_i915_query {
764 __u32 num_items;
765 __u32 flags;
766 __u64 items_ptr;
767};
768struct drm_i915_query_topology_info {
769 __u16 flags;
770 __u16 max_slices;
771 __u16 max_subslices;
772 __u16 max_eus_per_subslice;
773 __u16 subslice_offset;
774 __u16 subslice_stride;
775 __u16 eu_offset;
776 __u16 eu_stride;
777 __u8 data[];
778};
Christopher Ferris106b3a82016-08-24 12:15:38 -0700779#ifdef __cplusplus
Christopher Ferris48fe0ae2019-01-10 15:59:33 -0800780}
Ben Cheng655a7c02013-10-16 16:09:24 -0700781#endif
Christopher Ferris48af7cb2017-02-21 12:35:09 -0800782#endif