blob: 5ad90215bac0c668f1d98e72613bf089465c500b [file] [log] [blame]
Elliott Hughes180edef2023-11-02 00:08:05 +00001/*
2 * This file is auto-generated. Modifications will be lost.
3 *
4 * See https://android.googlesource.com/platform/bionic/+/master/libc/kernel/
5 * for more information.
6 */
Christopher Ferris38062f92014-07-09 15:33:25 -07007#ifndef __ARM_KVM_H__
8#define __ARM_KVM_H__
9#define KVM_SPSR_EL1 0
10#define KVM_SPSR_SVC KVM_SPSR_EL1
Christopher Ferris38062f92014-07-09 15:33:25 -070011#define KVM_SPSR_ABT 1
12#define KVM_SPSR_UND 2
13#define KVM_SPSR_IRQ 3
14#define KVM_SPSR_FIQ 4
Christopher Ferris38062f92014-07-09 15:33:25 -070015#define KVM_NR_SPSR 5
16#ifndef __ASSEMBLY__
Christopher Ferrisba8d4f42014-09-03 19:56:49 -070017#include <linux/psci.h>
Christopher Ferris05d08e92016-02-04 13:16:38 -080018#include <linux/types.h>
Christopher Ferrisba8d4f42014-09-03 19:56:49 -070019#include <asm/ptrace.h>
Christopher Ferrisaeddbcf2019-07-08 12:45:46 -070020#include <asm/sve_context.h>
Christopher Ferris38062f92014-07-09 15:33:25 -070021#define __KVM_HAVE_GUEST_DEBUG
22#define __KVM_HAVE_IRQ_LINE
Christopher Ferris82d75042015-01-26 10:57:07 -080023#define __KVM_HAVE_READONLY_MEM
Christopher Ferris9ce28842018-10-25 12:11:39 -070024#define __KVM_HAVE_VCPU_EVENTS
Christopher Ferris525ce912017-07-26 13:12:53 -070025#define KVM_COALESCED_MMIO_PAGE_OFFSET 1
Christopher Ferris8b7fdc92023-02-21 13:36:32 -080026#define KVM_DIRTY_LOG_PAGE_OFFSET 64
Tao Baod7db5942015-01-28 10:07:51 -080027#define KVM_REG_SIZE(id) (1U << (((id) & KVM_REG_SIZE_MASK) >> KVM_REG_SIZE_SHIFT))
Christopher Ferrisba8d4f42014-09-03 19:56:49 -070028struct kvm_regs {
Tao Baod7db5942015-01-28 10:07:51 -080029 struct user_pt_regs regs;
30 __u64 sp_el1;
Tao Baod7db5942015-01-28 10:07:51 -080031 __u64 elr_el1;
32 __u64 spsr[KVM_NR_SPSR];
33 struct user_fpsimd_state fp_regs;
Christopher Ferris38062f92014-07-09 15:33:25 -070034};
Christopher Ferris82d75042015-01-26 10:57:07 -080035#define KVM_ARM_TARGET_AEM_V8 0
Christopher Ferrisba8d4f42014-09-03 19:56:49 -070036#define KVM_ARM_TARGET_FOUNDATION_V8 1
Christopher Ferris38062f92014-07-09 15:33:25 -070037#define KVM_ARM_TARGET_CORTEX_A57 2
38#define KVM_ARM_TARGET_XGENE_POTENZA 3
Christopher Ferris82d75042015-01-26 10:57:07 -080039#define KVM_ARM_TARGET_CORTEX_A53 4
Christopher Ferris05d08e92016-02-04 13:16:38 -080040#define KVM_ARM_TARGET_GENERIC_V8 5
41#define KVM_ARM_NUM_TARGETS 6
Christopher Ferrisba8d4f42014-09-03 19:56:49 -070042#define KVM_ARM_DEVICE_TYPE_SHIFT 0
Christopher Ferris7447a1c2022-10-04 18:24:44 -070043#define KVM_ARM_DEVICE_TYPE_MASK GENMASK(KVM_ARM_DEVICE_TYPE_SHIFT + 15, KVM_ARM_DEVICE_TYPE_SHIFT)
Christopher Ferris82d75042015-01-26 10:57:07 -080044#define KVM_ARM_DEVICE_ID_SHIFT 16
Christopher Ferris7447a1c2022-10-04 18:24:44 -070045#define KVM_ARM_DEVICE_ID_MASK GENMASK(KVM_ARM_DEVICE_ID_SHIFT + 15, KVM_ARM_DEVICE_ID_SHIFT)
Christopher Ferris38062f92014-07-09 15:33:25 -070046#define KVM_ARM_DEVICE_VGIC_V2 0
Christopher Ferris05d08e92016-02-04 13:16:38 -080047#define KVM_VGIC_V2_ADDR_TYPE_DIST 0
Christopher Ferris82d75042015-01-26 10:57:07 -080048#define KVM_VGIC_V2_ADDR_TYPE_CPU 1
Christopher Ferris38062f92014-07-09 15:33:25 -070049#define KVM_VGIC_V2_DIST_SIZE 0x1000
50#define KVM_VGIC_V2_CPU_SIZE 0x2000
Christopher Ferris05d08e92016-02-04 13:16:38 -080051#define KVM_VGIC_V3_ADDR_TYPE_DIST 2
52#define KVM_VGIC_V3_ADDR_TYPE_REDIST 3
Christopher Ferris49f525c2016-12-12 14:55:36 -080053#define KVM_VGIC_ITS_ADDR_TYPE 4
Christopher Ferris9ce28842018-10-25 12:11:39 -070054#define KVM_VGIC_V3_ADDR_TYPE_REDIST_REGION 5
Christopher Ferris05d08e92016-02-04 13:16:38 -080055#define KVM_VGIC_V3_DIST_SIZE SZ_64K
Christopher Ferris49f525c2016-12-12 14:55:36 -080056#define KVM_VGIC_V3_REDIST_SIZE (2 * SZ_64K)
57#define KVM_VGIC_V3_ITS_SIZE (2 * SZ_64K)
Christopher Ferris05d08e92016-02-04 13:16:38 -080058#define KVM_ARM_VCPU_POWER_OFF 0
Christopher Ferris82d75042015-01-26 10:57:07 -080059#define KVM_ARM_VCPU_EL1_32BIT 1
Christopher Ferrisba8d4f42014-09-03 19:56:49 -070060#define KVM_ARM_VCPU_PSCI_0_2 2
Christopher Ferris106b3a82016-08-24 12:15:38 -070061#define KVM_ARM_VCPU_PMU_V3 3
Christopher Ferrisaeddbcf2019-07-08 12:45:46 -070062#define KVM_ARM_VCPU_SVE 4
63#define KVM_ARM_VCPU_PTRAUTH_ADDRESS 5
64#define KVM_ARM_VCPU_PTRAUTH_GENERIC 6
Christopher Ferrisb7cef6d2023-05-09 19:04:15 +000065#define KVM_ARM_VCPU_HAS_EL2 7
Christopher Ferris106b3a82016-08-24 12:15:38 -070066struct kvm_vcpu_init {
Christopher Ferris05d08e92016-02-04 13:16:38 -080067 __u32 target;
Tao Baod7db5942015-01-28 10:07:51 -080068 __u32 features[7];
Christopher Ferris38062f92014-07-09 15:33:25 -070069};
Christopher Ferris106b3a82016-08-24 12:15:38 -070070struct kvm_sregs {
Christopher Ferris05d08e92016-02-04 13:16:38 -080071};
Christopher Ferris82d75042015-01-26 10:57:07 -080072struct kvm_fpu {
Christopher Ferris38062f92014-07-09 15:33:25 -070073};
Christopher Ferris106b3a82016-08-24 12:15:38 -070074#define KVM_ARM_MAX_DBG_REGS 16
Christopher Ferris05d08e92016-02-04 13:16:38 -080075struct kvm_guest_debug_arch {
76 __u64 dbg_bcr[KVM_ARM_MAX_DBG_REGS];
77 __u64 dbg_bvr[KVM_ARM_MAX_DBG_REGS];
Christopher Ferris106b3a82016-08-24 12:15:38 -070078 __u64 dbg_wcr[KVM_ARM_MAX_DBG_REGS];
Christopher Ferris05d08e92016-02-04 13:16:38 -080079 __u64 dbg_wvr[KVM_ARM_MAX_DBG_REGS];
Christopher Ferris38062f92014-07-09 15:33:25 -070080};
Christopher Ferris80ae69d2022-08-02 16:32:21 -070081#define KVM_DEBUG_ARCH_HSR_HIGH_VALID (1 << 0)
Christopher Ferris05d08e92016-02-04 13:16:38 -080082struct kvm_debug_exit_arch {
Christopher Ferris106b3a82016-08-24 12:15:38 -070083 __u32 hsr;
Christopher Ferris80ae69d2022-08-02 16:32:21 -070084 __u32 hsr_high;
Christopher Ferris05d08e92016-02-04 13:16:38 -080085 __u64 far;
86};
87#define KVM_GUESTDBG_USE_SW_BP (1 << 16)
Christopher Ferris106b3a82016-08-24 12:15:38 -070088#define KVM_GUESTDBG_USE_HW (1 << 17)
Christopher Ferris38062f92014-07-09 15:33:25 -070089struct kvm_sync_regs {
Christopher Ferris525ce912017-07-26 13:12:53 -070090 __u64 device_irq_level;
Christopher Ferris38062f92014-07-09 15:33:25 -070091};
Christopher Ferris32ff3f82020-12-14 13:10:04 -080092struct kvm_pmu_event_filter {
93 __u16 base_event;
94 __u16 nevents;
95#define KVM_PMU_EVENT_ALLOW 0
96#define KVM_PMU_EVENT_DENY 1
97 __u8 action;
98 __u8 pad[3];
99};
Christopher Ferris9ce28842018-10-25 12:11:39 -0700100struct kvm_vcpu_events {
101 struct {
102 __u8 serror_pending;
103 __u8 serror_has_esr;
Christopher Ferrisd32ca142020-02-04 16:16:51 -0800104 __u8 ext_dabt_pending;
105 __u8 pad[5];
Christopher Ferris9ce28842018-10-25 12:11:39 -0700106 __u64 serror_esr;
107 } exception;
108 __u32 reserved[12];
109};
Christopher Ferris3a39c0b2021-09-02 00:03:38 +0000110struct kvm_arm_copy_mte_tags {
111 __u64 guest_ipa;
112 __u64 length;
Elliott Hughes0f0c18f2023-03-29 15:53:31 -0700113 void * addr;
Christopher Ferris3a39c0b2021-09-02 00:03:38 +0000114 __u64 flags;
115 __u64 reserved[2];
116};
Christopher Ferris37c3f3c2023-07-10 10:59:05 -0700117struct kvm_arm_counter_offset {
118 __u64 counter_offset;
119 __u64 reserved;
120};
Christopher Ferris3a39c0b2021-09-02 00:03:38 +0000121#define KVM_ARM_TAGS_TO_GUEST 0
122#define KVM_ARM_TAGS_FROM_GUEST 1
Christopher Ferris38062f92014-07-09 15:33:25 -0700123#define KVM_REG_ARM_COPROC_MASK 0x000000000FFF0000
124#define KVM_REG_ARM_COPROC_SHIFT 16
Christopher Ferris82d75042015-01-26 10:57:07 -0800125#define KVM_REG_ARM_CORE (0x0010 << KVM_REG_ARM_COPROC_SHIFT)
Christopher Ferris106b3a82016-08-24 12:15:38 -0700126#define KVM_REG_ARM_CORE_REG(name) (offsetof(struct kvm_regs, name) / sizeof(__u32))
Christopher Ferris38062f92014-07-09 15:33:25 -0700127#define KVM_REG_ARM_DEMUX (0x0011 << KVM_REG_ARM_COPROC_SHIFT)
128#define KVM_REG_ARM_DEMUX_ID_MASK 0x000000000000FF00
Christopher Ferris82d75042015-01-26 10:57:07 -0800129#define KVM_REG_ARM_DEMUX_ID_SHIFT 8
Christopher Ferris106b3a82016-08-24 12:15:38 -0700130#define KVM_REG_ARM_DEMUX_ID_CCSIDR (0x00 << KVM_REG_ARM_DEMUX_ID_SHIFT)
Christopher Ferris38062f92014-07-09 15:33:25 -0700131#define KVM_REG_ARM_DEMUX_VAL_MASK 0x00000000000000FF
132#define KVM_REG_ARM_DEMUX_VAL_SHIFT 0
Christopher Ferris82d75042015-01-26 10:57:07 -0800133#define KVM_REG_ARM64_SYSREG (0x0013 << KVM_REG_ARM_COPROC_SHIFT)
Christopher Ferris106b3a82016-08-24 12:15:38 -0700134#define KVM_REG_ARM64_SYSREG_OP0_MASK 0x000000000000c000
Christopher Ferris38062f92014-07-09 15:33:25 -0700135#define KVM_REG_ARM64_SYSREG_OP0_SHIFT 14
136#define KVM_REG_ARM64_SYSREG_OP1_MASK 0x0000000000003800
Christopher Ferris82d75042015-01-26 10:57:07 -0800137#define KVM_REG_ARM64_SYSREG_OP1_SHIFT 11
Christopher Ferris106b3a82016-08-24 12:15:38 -0700138#define KVM_REG_ARM64_SYSREG_CRN_MASK 0x0000000000000780
Christopher Ferris38062f92014-07-09 15:33:25 -0700139#define KVM_REG_ARM64_SYSREG_CRN_SHIFT 7
140#define KVM_REG_ARM64_SYSREG_CRM_MASK 0x0000000000000078
Christopher Ferris82d75042015-01-26 10:57:07 -0800141#define KVM_REG_ARM64_SYSREG_CRM_SHIFT 3
Christopher Ferris106b3a82016-08-24 12:15:38 -0700142#define KVM_REG_ARM64_SYSREG_OP2_MASK 0x0000000000000007
Christopher Ferris38062f92014-07-09 15:33:25 -0700143#define KVM_REG_ARM64_SYSREG_OP2_SHIFT 0
Tao Baod7db5942015-01-28 10:07:51 -0800144#define ARM64_SYS_REG_SHIFT_MASK(x,n) (((x) << KVM_REG_ARM64_SYSREG_ ##n ##_SHIFT) & KVM_REG_ARM64_SYSREG_ ##n ##_MASK)
Tao Baod7db5942015-01-28 10:07:51 -0800145#define __ARM64_SYS_REG(op0,op1,crn,crm,op2) (KVM_REG_ARM64 | KVM_REG_ARM64_SYSREG | ARM64_SYS_REG_SHIFT_MASK(op0, OP0) | ARM64_SYS_REG_SHIFT_MASK(op1, OP1) | ARM64_SYS_REG_SHIFT_MASK(crn, CRN) | ARM64_SYS_REG_SHIFT_MASK(crm, CRM) | ARM64_SYS_REG_SHIFT_MASK(op2, OP2))
Christopher Ferris106b3a82016-08-24 12:15:38 -0700146#define ARM64_SYS_REG(...) (__ARM64_SYS_REG(__VA_ARGS__) | KVM_REG_SIZE_U64)
Christopher Ferris934ec942018-01-31 15:29:16 -0800147#define KVM_REG_ARM_PTIMER_CTL ARM64_SYS_REG(3, 3, 14, 2, 1)
148#define KVM_REG_ARM_PTIMER_CVAL ARM64_SYS_REG(3, 3, 14, 2, 2)
149#define KVM_REG_ARM_PTIMER_CNT ARM64_SYS_REG(3, 3, 14, 0, 1)
Christopher Ferris38062f92014-07-09 15:33:25 -0700150#define KVM_REG_ARM_TIMER_CTL ARM64_SYS_REG(3, 3, 14, 3, 1)
Christopher Ferris82d75042015-01-26 10:57:07 -0800151#define KVM_REG_ARM_TIMER_CVAL ARM64_SYS_REG(3, 3, 14, 0, 2)
Christopher Ferrisbb9fcb42020-04-06 11:38:04 -0700152#define KVM_REG_ARM_TIMER_CNT ARM64_SYS_REG(3, 3, 14, 3, 2)
Christopher Ferris76a1d452018-06-27 14:12:29 -0700153#define KVM_REG_ARM_FW (0x0014 << KVM_REG_ARM_COPROC_SHIFT)
154#define KVM_REG_ARM_FW_REG(r) (KVM_REG_ARM64 | KVM_REG_SIZE_U64 | KVM_REG_ARM_FW | ((r) & 0xffff))
155#define KVM_REG_ARM_PSCI_VERSION KVM_REG_ARM_FW_REG(0)
Christopher Ferrisb8a95e22019-10-02 18:29:20 -0700156#define KVM_REG_ARM_SMCCC_ARCH_WORKAROUND_1 KVM_REG_ARM_FW_REG(1)
157#define KVM_REG_ARM_SMCCC_ARCH_WORKAROUND_1_NOT_AVAIL 0
158#define KVM_REG_ARM_SMCCC_ARCH_WORKAROUND_1_AVAIL 1
159#define KVM_REG_ARM_SMCCC_ARCH_WORKAROUND_1_NOT_REQUIRED 2
160#define KVM_REG_ARM_SMCCC_ARCH_WORKAROUND_2 KVM_REG_ARM_FW_REG(2)
161#define KVM_REG_ARM_SMCCC_ARCH_WORKAROUND_2_NOT_AVAIL 0
162#define KVM_REG_ARM_SMCCC_ARCH_WORKAROUND_2_UNKNOWN 1
163#define KVM_REG_ARM_SMCCC_ARCH_WORKAROUND_2_AVAIL 2
164#define KVM_REG_ARM_SMCCC_ARCH_WORKAROUND_2_NOT_REQUIRED 3
165#define KVM_REG_ARM_SMCCC_ARCH_WORKAROUND_2_ENABLED (1U << 4)
Christopher Ferris1ed55342022-03-22 16:06:25 -0700166#define KVM_REG_ARM_SMCCC_ARCH_WORKAROUND_3 KVM_REG_ARM_FW_REG(3)
167#define KVM_REG_ARM_SMCCC_ARCH_WORKAROUND_3_NOT_AVAIL 0
168#define KVM_REG_ARM_SMCCC_ARCH_WORKAROUND_3_AVAIL 1
169#define KVM_REG_ARM_SMCCC_ARCH_WORKAROUND_3_NOT_REQUIRED 2
Christopher Ferrisaeddbcf2019-07-08 12:45:46 -0700170#define KVM_REG_ARM64_SVE (0x15 << KVM_REG_ARM_COPROC_SHIFT)
171#define KVM_REG_ARM64_SVE_ZREG_BASE 0
172#define KVM_REG_ARM64_SVE_PREG_BASE 0x400
173#define KVM_REG_ARM64_SVE_FFR_BASE 0x600
174#define KVM_ARM64_SVE_NUM_ZREGS __SVE_NUM_ZREGS
175#define KVM_ARM64_SVE_NUM_PREGS __SVE_NUM_PREGS
176#define KVM_ARM64_SVE_MAX_SLICES 32
177#define KVM_REG_ARM64_SVE_ZREG(n,i) (KVM_REG_ARM64 | KVM_REG_ARM64_SVE | KVM_REG_ARM64_SVE_ZREG_BASE | KVM_REG_SIZE_U2048 | (((n) & (KVM_ARM64_SVE_NUM_ZREGS - 1)) << 5) | ((i) & (KVM_ARM64_SVE_MAX_SLICES - 1)))
178#define KVM_REG_ARM64_SVE_PREG(n,i) (KVM_REG_ARM64 | KVM_REG_ARM64_SVE | KVM_REG_ARM64_SVE_PREG_BASE | KVM_REG_SIZE_U256 | (((n) & (KVM_ARM64_SVE_NUM_PREGS - 1)) << 5) | ((i) & (KVM_ARM64_SVE_MAX_SLICES - 1)))
179#define KVM_REG_ARM64_SVE_FFR(i) (KVM_REG_ARM64 | KVM_REG_ARM64_SVE | KVM_REG_ARM64_SVE_FFR_BASE | KVM_REG_SIZE_U256 | ((i) & (KVM_ARM64_SVE_MAX_SLICES - 1)))
180#define KVM_ARM64_SVE_VQ_MIN __SVE_VQ_MIN
181#define KVM_ARM64_SVE_VQ_MAX __SVE_VQ_MAX
182#define KVM_REG_ARM64_SVE_VLS (KVM_REG_ARM64 | KVM_REG_ARM64_SVE | KVM_REG_SIZE_U512 | 0xffff)
183#define KVM_ARM64_SVE_VLS_WORDS ((KVM_ARM64_SVE_VQ_MAX - KVM_ARM64_SVE_VQ_MIN) / 64 + 1)
Christopher Ferris80ae69d2022-08-02 16:32:21 -0700184#define KVM_REG_ARM_FW_FEAT_BMAP (0x0016 << KVM_REG_ARM_COPROC_SHIFT)
185#define KVM_REG_ARM_FW_FEAT_BMAP_REG(r) (KVM_REG_ARM64 | KVM_REG_SIZE_U64 | KVM_REG_ARM_FW_FEAT_BMAP | ((r) & 0xffff))
186#define KVM_REG_ARM_STD_BMAP KVM_REG_ARM_FW_FEAT_BMAP_REG(0)
187enum {
188 KVM_REG_ARM_STD_BIT_TRNG_V1_0 = 0,
189};
190#define KVM_REG_ARM_STD_HYP_BMAP KVM_REG_ARM_FW_FEAT_BMAP_REG(1)
191enum {
192 KVM_REG_ARM_STD_HYP_BIT_PV_TIME = 0,
193};
194#define KVM_REG_ARM_VENDOR_HYP_BMAP KVM_REG_ARM_FW_FEAT_BMAP_REG(2)
195enum {
196 KVM_REG_ARM_VENDOR_HYP_BIT_FUNC_FEAT = 0,
197 KVM_REG_ARM_VENDOR_HYP_BIT_PTP = 1,
198};
Christopher Ferris37c3f3c2023-07-10 10:59:05 -0700199#define KVM_ARM_VM_SMCCC_CTRL 0
200#define KVM_ARM_VM_SMCCC_FILTER 0
Christopher Ferris106b3a82016-08-24 12:15:38 -0700201#define KVM_DEV_ARM_VGIC_GRP_ADDR 0
Christopher Ferris38062f92014-07-09 15:33:25 -0700202#define KVM_DEV_ARM_VGIC_GRP_DIST_REGS 1
203#define KVM_DEV_ARM_VGIC_GRP_CPU_REGS 2
Christopher Ferris82d75042015-01-26 10:57:07 -0800204#define KVM_DEV_ARM_VGIC_CPUID_SHIFT 32
Christopher Ferris106b3a82016-08-24 12:15:38 -0700205#define KVM_DEV_ARM_VGIC_CPUID_MASK (0xffULL << KVM_DEV_ARM_VGIC_CPUID_SHIFT)
Christopher Ferris525ce912017-07-26 13:12:53 -0700206#define KVM_DEV_ARM_VGIC_V3_MPIDR_SHIFT 32
207#define KVM_DEV_ARM_VGIC_V3_MPIDR_MASK (0xffffffffULL << KVM_DEV_ARM_VGIC_V3_MPIDR_SHIFT)
Christopher Ferris38062f92014-07-09 15:33:25 -0700208#define KVM_DEV_ARM_VGIC_OFFSET_SHIFT 0
209#define KVM_DEV_ARM_VGIC_OFFSET_MASK (0xffffffffULL << KVM_DEV_ARM_VGIC_OFFSET_SHIFT)
Christopher Ferris525ce912017-07-26 13:12:53 -0700210#define KVM_DEV_ARM_VGIC_SYSREG_INSTR_MASK (0xffff)
Christopher Ferris82d75042015-01-26 10:57:07 -0800211#define KVM_DEV_ARM_VGIC_GRP_NR_IRQS 3
Christopher Ferris106b3a82016-08-24 12:15:38 -0700212#define KVM_DEV_ARM_VGIC_GRP_CTRL 4
Christopher Ferris525ce912017-07-26 13:12:53 -0700213#define KVM_DEV_ARM_VGIC_GRP_REDIST_REGS 5
214#define KVM_DEV_ARM_VGIC_GRP_CPU_SYSREGS 6
215#define KVM_DEV_ARM_VGIC_GRP_LEVEL_INFO 7
216#define KVM_DEV_ARM_VGIC_GRP_ITS_REGS 8
217#define KVM_DEV_ARM_VGIC_LINE_LEVEL_INFO_SHIFT 10
218#define KVM_DEV_ARM_VGIC_LINE_LEVEL_INFO_MASK (0x3fffffULL << KVM_DEV_ARM_VGIC_LINE_LEVEL_INFO_SHIFT)
219#define KVM_DEV_ARM_VGIC_LINE_LEVEL_INTID_MASK 0x3ff
220#define VGIC_LEVEL_INFO_LINE_LEVEL 0
Christopher Ferris05d08e92016-02-04 13:16:38 -0800221#define KVM_DEV_ARM_VGIC_CTRL_INIT 0
Christopher Ferris525ce912017-07-26 13:12:53 -0700222#define KVM_DEV_ARM_ITS_SAVE_TABLES 1
223#define KVM_DEV_ARM_ITS_RESTORE_TABLES 2
224#define KVM_DEV_ARM_VGIC_SAVE_PENDING_TABLES 3
Christopher Ferris934ec942018-01-31 15:29:16 -0800225#define KVM_DEV_ARM_ITS_CTRL_RESET 4
Christopher Ferris106b3a82016-08-24 12:15:38 -0700226#define KVM_ARM_VCPU_PMU_V3_CTRL 0
227#define KVM_ARM_VCPU_PMU_V3_IRQ 0
Christopher Ferris106b3a82016-08-24 12:15:38 -0700228#define KVM_ARM_VCPU_PMU_V3_INIT 1
Christopher Ferris32ff3f82020-12-14 13:10:04 -0800229#define KVM_ARM_VCPU_PMU_V3_FILTER 2
Christopher Ferris10a76e62022-06-08 13:31:52 -0700230#define KVM_ARM_VCPU_PMU_V3_SET_PMU 3
Christopher Ferris1308ad32017-11-14 17:32:13 -0800231#define KVM_ARM_VCPU_TIMER_CTRL 1
232#define KVM_ARM_VCPU_TIMER_IRQ_VTIMER 0
233#define KVM_ARM_VCPU_TIMER_IRQ_PTIMER 1
Christopher Ferris37c3f3c2023-07-10 10:59:05 -0700234#define KVM_ARM_VCPU_TIMER_IRQ_HVTIMER 2
235#define KVM_ARM_VCPU_TIMER_IRQ_HPTIMER 3
Christopher Ferrisd32ca142020-02-04 16:16:51 -0800236#define KVM_ARM_VCPU_PVTIME_CTRL 2
237#define KVM_ARM_VCPU_PVTIME_IPA 0
Christopher Ferris9584fa42019-12-09 15:36:13 -0800238#define KVM_ARM_IRQ_VCPU2_SHIFT 28
239#define KVM_ARM_IRQ_VCPU2_MASK 0xf
Christopher Ferris82d75042015-01-26 10:57:07 -0800240#define KVM_ARM_IRQ_TYPE_SHIFT 24
Christopher Ferris9584fa42019-12-09 15:36:13 -0800241#define KVM_ARM_IRQ_TYPE_MASK 0xf
Christopher Ferris38062f92014-07-09 15:33:25 -0700242#define KVM_ARM_IRQ_VCPU_SHIFT 16
243#define KVM_ARM_IRQ_VCPU_MASK 0xff
Christopher Ferris38062f92014-07-09 15:33:25 -0700244#define KVM_ARM_IRQ_NUM_SHIFT 0
245#define KVM_ARM_IRQ_NUM_MASK 0xffff
246#define KVM_ARM_IRQ_TYPE_CPU 0
247#define KVM_ARM_IRQ_TYPE_SPI 1
Christopher Ferris38062f92014-07-09 15:33:25 -0700248#define KVM_ARM_IRQ_TYPE_PPI 2
249#define KVM_ARM_IRQ_CPU_IRQ 0
250#define KVM_ARM_IRQ_CPU_FIQ 1
251#define KVM_ARM_IRQ_GIC_MAX 127
Christopher Ferris05d08e92016-02-04 13:16:38 -0800252#define KVM_NR_IRQCHIPS 1
Christopher Ferris38062f92014-07-09 15:33:25 -0700253#define KVM_PSCI_FN_BASE 0x95c1ba5e
254#define KVM_PSCI_FN(n) (KVM_PSCI_FN_BASE + (n))
Christopher Ferris05d08e92016-02-04 13:16:38 -0800255#define KVM_PSCI_FN_CPU_SUSPEND KVM_PSCI_FN(0)
Christopher Ferris38062f92014-07-09 15:33:25 -0700256#define KVM_PSCI_FN_CPU_OFF KVM_PSCI_FN(1)
Christopher Ferris38062f92014-07-09 15:33:25 -0700257#define KVM_PSCI_FN_CPU_ON KVM_PSCI_FN(2)
258#define KVM_PSCI_FN_MIGRATE KVM_PSCI_FN(3)
Christopher Ferris05d08e92016-02-04 13:16:38 -0800259#define KVM_PSCI_RET_SUCCESS PSCI_RET_SUCCESS
Christopher Ferrisba8d4f42014-09-03 19:56:49 -0700260#define KVM_PSCI_RET_NI PSCI_RET_NOT_SUPPORTED
261#define KVM_PSCI_RET_INVAL PSCI_RET_INVALID_PARAMS
Christopher Ferrisba8d4f42014-09-03 19:56:49 -0700262#define KVM_PSCI_RET_DENIED PSCI_RET_DENIED
Christopher Ferris10a76e62022-06-08 13:31:52 -0700263#define KVM_SYSTEM_EVENT_RESET_FLAG_PSCI_RESET2 (1ULL << 0)
264#define KVM_EXIT_FAIL_ENTRY_CPU_UNSUPPORTED (1ULL << 0)
Christopher Ferris37c3f3c2023-07-10 10:59:05 -0700265enum kvm_smccc_filter_action {
266 KVM_SMCCC_FILTER_HANDLE = 0,
267 KVM_SMCCC_FILTER_DENY,
268 KVM_SMCCC_FILTER_FWD_TO_USER,
269};
270struct kvm_smccc_filter {
271 __u32 base;
272 __u32 nr_functions;
273 __u8 action;
274 __u8 pad[15];
275};
276#define KVM_HYPERCALL_EXIT_SMC (1U << 0)
277#define KVM_HYPERCALL_EXIT_16BIT (1U << 1)
Christopher Ferris0f795212024-01-17 14:17:28 -0800278#define KVM_ARM_FEATURE_ID_RANGE_IDX(op0,op1,crn,crm,op2) ({ __u64 __op1 = (op1) & 3; __op1 -= (__op1 == 3); (__op1 << 6 | ((crm) & 7) << 3 | (op2)); })
279#define KVM_ARM_FEATURE_ID_RANGE 0
280#define KVM_ARM_FEATURE_ID_RANGE_SIZE (3 * 8 * 8)
281struct reg_mask_range {
282 __u64 addr;
283 __u32 range;
284 __u32 reserved[13];
285};
Christopher Ferris49f525c2016-12-12 14:55:36 -0800286#endif
287#endif