blob: 400c4239ddb4691c07e3d34911d6b8938fe28532 [file] [log] [blame]
Christopher Ferris05d08e92016-02-04 13:16:38 -08001/****************************************************************************
2 ****************************************************************************
3 ***
4 *** This header was automatically generated from a Linux kernel header
5 *** of the same name, to make information necessary for userspace to
6 *** call into the kernel available to libc. It contains only constants,
7 *** structures, and macros generated from the original header, and thus,
8 *** contains no copyrightable information.
9 ***
10 *** To edit the content of this header, modify the corresponding
11 *** source file (e.g. under external/kernel-headers/original/) then
12 *** run bionic/libc/kernel/tools/update_all.py
13 ***
14 *** Any manual change here will be lost the next time this script will
15 *** be run. You've been warned!
16 ***
17 ****************************************************************************
18 ****************************************************************************/
19#ifndef KFD_IOCTL_H_INCLUDED
20#define KFD_IOCTL_H_INCLUDED
Christopher Ferris1308ad32017-11-14 17:32:13 -080021#include <drm/drm.h>
Christopher Ferris05d08e92016-02-04 13:16:38 -080022#include <linux/ioctl.h>
Christopher Ferris05d08e92016-02-04 13:16:38 -080023#define KFD_IOCTL_MAJOR_VERSION 1
24#define KFD_IOCTL_MINOR_VERSION 1
25struct kfd_ioctl_get_version_args {
Christopher Ferris1308ad32017-11-14 17:32:13 -080026 __u32 major_version;
27 __u32 minor_version;
Christopher Ferris05d08e92016-02-04 13:16:38 -080028};
29#define KFD_IOC_QUEUE_TYPE_COMPUTE 0
30#define KFD_IOC_QUEUE_TYPE_SDMA 1
Christopher Ferris05d08e92016-02-04 13:16:38 -080031#define KFD_IOC_QUEUE_TYPE_COMPUTE_AQL 2
32#define KFD_MAX_QUEUE_PERCENTAGE 100
33#define KFD_MAX_QUEUE_PRIORITY 15
34struct kfd_ioctl_create_queue_args {
Christopher Ferris1308ad32017-11-14 17:32:13 -080035 __u64 ring_base_address;
36 __u64 write_pointer_address;
37 __u64 read_pointer_address;
38 __u64 doorbell_offset;
39 __u32 ring_size;
40 __u32 gpu_id;
41 __u32 queue_type;
42 __u32 queue_percentage;
43 __u32 queue_priority;
44 __u32 queue_id;
45 __u64 eop_buffer_address;
46 __u64 eop_buffer_size;
47 __u64 ctx_save_restore_address;
Christopher Ferris76a1d452018-06-27 14:12:29 -070048 __u32 ctx_save_restore_size;
49 __u32 ctl_stack_size;
Christopher Ferris05d08e92016-02-04 13:16:38 -080050};
51struct kfd_ioctl_destroy_queue_args {
Christopher Ferris1308ad32017-11-14 17:32:13 -080052 __u32 queue_id;
53 __u32 pad;
Christopher Ferris05d08e92016-02-04 13:16:38 -080054};
55struct kfd_ioctl_update_queue_args {
Christopher Ferris1308ad32017-11-14 17:32:13 -080056 __u64 ring_base_address;
57 __u32 queue_id;
58 __u32 ring_size;
59 __u32 queue_percentage;
60 __u32 queue_priority;
Christopher Ferris05d08e92016-02-04 13:16:38 -080061};
Christopher Ferris9ce28842018-10-25 12:11:39 -070062struct kfd_ioctl_set_cu_mask_args {
63 __u32 queue_id;
64 __u32 num_cu_mask;
65 __u64 cu_mask_ptr;
66};
Christopher Ferris86a48372019-01-10 14:14:59 -080067struct kfd_ioctl_get_queue_wave_state_args {
68 __u64 ctl_stack_address;
69 __u32 ctl_stack_used_size;
70 __u32 save_area_used_size;
71 __u32 queue_id;
72 __u32 pad;
73};
Christopher Ferris05d08e92016-02-04 13:16:38 -080074#define KFD_IOC_CACHE_POLICY_COHERENT 0
75#define KFD_IOC_CACHE_POLICY_NONCOHERENT 1
Christopher Ferris05d08e92016-02-04 13:16:38 -080076struct kfd_ioctl_set_memory_policy_args {
Christopher Ferris1308ad32017-11-14 17:32:13 -080077 __u64 alternate_aperture_base;
78 __u64 alternate_aperture_size;
79 __u32 gpu_id;
80 __u32 default_policy;
81 __u32 alternate_policy;
82 __u32 pad;
Christopher Ferris05d08e92016-02-04 13:16:38 -080083};
Christopher Ferris05d08e92016-02-04 13:16:38 -080084struct kfd_ioctl_get_clock_counters_args {
Christopher Ferris1308ad32017-11-14 17:32:13 -080085 __u64 gpu_clock_counter;
86 __u64 cpu_clock_counter;
87 __u64 system_clock_counter;
88 __u64 system_clock_freq;
89 __u32 gpu_id;
90 __u32 pad;
Christopher Ferris05d08e92016-02-04 13:16:38 -080091};
Christopher Ferris05d08e92016-02-04 13:16:38 -080092struct kfd_process_device_apertures {
Christopher Ferris1308ad32017-11-14 17:32:13 -080093 __u64 lds_base;
94 __u64 lds_limit;
95 __u64 scratch_base;
96 __u64 scratch_limit;
97 __u64 gpuvm_base;
98 __u64 gpuvm_limit;
99 __u32 gpu_id;
100 __u32 pad;
Christopher Ferris05d08e92016-02-04 13:16:38 -0800101};
Christopher Ferris76a1d452018-06-27 14:12:29 -0700102#define NUM_OF_SUPPORTED_GPUS 7
Christopher Ferris05d08e92016-02-04 13:16:38 -0800103struct kfd_ioctl_get_process_apertures_args {
Christopher Ferris05d08e92016-02-04 13:16:38 -0800104 struct kfd_process_device_apertures process_apertures[NUM_OF_SUPPORTED_GPUS];
Christopher Ferris1308ad32017-11-14 17:32:13 -0800105 __u32 num_of_nodes;
106 __u32 pad;
Christopher Ferris05d08e92016-02-04 13:16:38 -0800107};
Christopher Ferris76a1d452018-06-27 14:12:29 -0700108struct kfd_ioctl_get_process_apertures_new_args {
109 __u64 kfd_process_device_apertures_ptr;
110 __u32 num_of_nodes;
111 __u32 pad;
112};
Christopher Ferris05d08e92016-02-04 13:16:38 -0800113#define MAX_ALLOWED_NUM_POINTS 100
114#define MAX_ALLOWED_AW_BUFF_SIZE 4096
115#define MAX_ALLOWED_WAC_BUFF_SIZE 128
116struct kfd_ioctl_dbg_register_args {
Christopher Ferris1308ad32017-11-14 17:32:13 -0800117 __u32 gpu_id;
118 __u32 pad;
Christopher Ferris05d08e92016-02-04 13:16:38 -0800119};
120struct kfd_ioctl_dbg_unregister_args {
Christopher Ferris1308ad32017-11-14 17:32:13 -0800121 __u32 gpu_id;
122 __u32 pad;
Christopher Ferris05d08e92016-02-04 13:16:38 -0800123};
124struct kfd_ioctl_dbg_address_watch_args {
Christopher Ferris1308ad32017-11-14 17:32:13 -0800125 __u64 content_ptr;
126 __u32 gpu_id;
127 __u32 buf_size_in_bytes;
Christopher Ferris05d08e92016-02-04 13:16:38 -0800128};
Christopher Ferris05d08e92016-02-04 13:16:38 -0800129struct kfd_ioctl_dbg_wave_control_args {
Christopher Ferris1308ad32017-11-14 17:32:13 -0800130 __u64 content_ptr;
131 __u32 gpu_id;
132 __u32 buf_size_in_bytes;
Christopher Ferris05d08e92016-02-04 13:16:38 -0800133};
134#define KFD_IOC_EVENT_SIGNAL 0
135#define KFD_IOC_EVENT_NODECHANGE 1
136#define KFD_IOC_EVENT_DEVICESTATECHANGE 2
Christopher Ferris05d08e92016-02-04 13:16:38 -0800137#define KFD_IOC_EVENT_HW_EXCEPTION 3
138#define KFD_IOC_EVENT_SYSTEM_EVENT 4
139#define KFD_IOC_EVENT_DEBUG_EVENT 5
140#define KFD_IOC_EVENT_PROFILE_EVENT 6
Christopher Ferris05d08e92016-02-04 13:16:38 -0800141#define KFD_IOC_EVENT_QUEUE_EVENT 7
142#define KFD_IOC_EVENT_MEMORY 8
143#define KFD_IOC_WAIT_RESULT_COMPLETE 0
144#define KFD_IOC_WAIT_RESULT_TIMEOUT 1
Christopher Ferris05d08e92016-02-04 13:16:38 -0800145#define KFD_IOC_WAIT_RESULT_FAIL 2
Christopher Ferris934ec942018-01-31 15:29:16 -0800146#define KFD_SIGNAL_EVENT_LIMIT 4096
Christopher Ferris9ce28842018-10-25 12:11:39 -0700147#define KFD_HW_EXCEPTION_WHOLE_GPU_RESET 0
148#define KFD_HW_EXCEPTION_PER_ENGINE_RESET 1
149#define KFD_HW_EXCEPTION_GPU_HANG 0
150#define KFD_HW_EXCEPTION_ECC 1
Christopher Ferrisaeddbcf2019-07-08 12:45:46 -0700151#define KFD_MEM_ERR_NO_RAS 0
152#define KFD_MEM_ERR_SRAM_ECC 1
153#define KFD_MEM_ERR_POISON_CONSUMED 2
154#define KFD_MEM_ERR_GPU_HANG 3
Christopher Ferris05d08e92016-02-04 13:16:38 -0800155struct kfd_ioctl_create_event_args {
Christopher Ferris1308ad32017-11-14 17:32:13 -0800156 __u64 event_page_offset;
157 __u32 event_trigger_data;
158 __u32 event_type;
159 __u32 auto_reset;
160 __u32 node_id;
161 __u32 event_id;
162 __u32 event_slot_index;
Christopher Ferris05d08e92016-02-04 13:16:38 -0800163};
164struct kfd_ioctl_destroy_event_args {
Christopher Ferris1308ad32017-11-14 17:32:13 -0800165 __u32 event_id;
166 __u32 pad;
Christopher Ferris05d08e92016-02-04 13:16:38 -0800167};
168struct kfd_ioctl_set_event_args {
Christopher Ferris1308ad32017-11-14 17:32:13 -0800169 __u32 event_id;
170 __u32 pad;
Christopher Ferris05d08e92016-02-04 13:16:38 -0800171};
172struct kfd_ioctl_reset_event_args {
Christopher Ferris1308ad32017-11-14 17:32:13 -0800173 __u32 event_id;
174 __u32 pad;
Christopher Ferris05d08e92016-02-04 13:16:38 -0800175};
176struct kfd_memory_exception_failure {
Christopher Ferris1308ad32017-11-14 17:32:13 -0800177 __u32 NotPresent;
178 __u32 ReadOnly;
179 __u32 NoExecute;
Christopher Ferris9ce28842018-10-25 12:11:39 -0700180 __u32 imprecise;
Christopher Ferris05d08e92016-02-04 13:16:38 -0800181};
182struct kfd_hsa_memory_exception_data {
183 struct kfd_memory_exception_failure failure;
Christopher Ferris1308ad32017-11-14 17:32:13 -0800184 __u64 va;
185 __u32 gpu_id;
Christopher Ferrisaeddbcf2019-07-08 12:45:46 -0700186 __u32 ErrorType;
Christopher Ferris05d08e92016-02-04 13:16:38 -0800187};
Christopher Ferris9ce28842018-10-25 12:11:39 -0700188struct kfd_hsa_hw_exception_data {
Christopher Ferris86a48372019-01-10 14:14:59 -0800189 __u32 reset_type;
190 __u32 reset_cause;
191 __u32 memory_lost;
192 __u32 gpu_id;
Christopher Ferris9ce28842018-10-25 12:11:39 -0700193};
Christopher Ferris05d08e92016-02-04 13:16:38 -0800194struct kfd_event_data {
Christopher Ferris05d08e92016-02-04 13:16:38 -0800195 union {
196 struct kfd_hsa_memory_exception_data memory_exception_data;
Christopher Ferris9ce28842018-10-25 12:11:39 -0700197 struct kfd_hsa_hw_exception_data hw_exception_data;
Christopher Ferris05d08e92016-02-04 13:16:38 -0800198 };
Christopher Ferris1308ad32017-11-14 17:32:13 -0800199 __u64 kfd_event_data_ext;
200 __u32 event_id;
201 __u32 pad;
Christopher Ferris05d08e92016-02-04 13:16:38 -0800202};
203struct kfd_ioctl_wait_events_args {
Christopher Ferris1308ad32017-11-14 17:32:13 -0800204 __u64 events_ptr;
205 __u32 num_events;
206 __u32 wait_for_all;
207 __u32 timeout;
208 __u32 wait_result;
209};
210struct kfd_ioctl_set_scratch_backing_va_args {
Christopher Ferris934ec942018-01-31 15:29:16 -0800211 __u64 va_addr;
212 __u32 gpu_id;
213 __u32 pad;
Christopher Ferris1308ad32017-11-14 17:32:13 -0800214};
215struct kfd_ioctl_get_tile_config_args {
Christopher Ferris934ec942018-01-31 15:29:16 -0800216 __u64 tile_config_ptr;
217 __u64 macro_tile_config_ptr;
218 __u32 num_tile_configs;
219 __u32 num_macro_tile_configs;
220 __u32 gpu_id;
221 __u32 gb_addr_config;
222 __u32 num_banks;
223 __u32 num_ranks;
Christopher Ferris05d08e92016-02-04 13:16:38 -0800224};
Christopher Ferris76a1d452018-06-27 14:12:29 -0700225struct kfd_ioctl_set_trap_handler_args {
226 __u64 tba_addr;
227 __u64 tma_addr;
228 __u32 gpu_id;
229 __u32 pad;
230};
231struct kfd_ioctl_acquire_vm_args {
232 __u32 drm_fd;
233 __u32 gpu_id;
234};
235#define KFD_IOC_ALLOC_MEM_FLAGS_VRAM (1 << 0)
236#define KFD_IOC_ALLOC_MEM_FLAGS_GTT (1 << 1)
237#define KFD_IOC_ALLOC_MEM_FLAGS_USERPTR (1 << 2)
238#define KFD_IOC_ALLOC_MEM_FLAGS_DOORBELL (1 << 3)
239#define KFD_IOC_ALLOC_MEM_FLAGS_WRITABLE (1 << 31)
240#define KFD_IOC_ALLOC_MEM_FLAGS_EXECUTABLE (1 << 30)
241#define KFD_IOC_ALLOC_MEM_FLAGS_PUBLIC (1 << 29)
242#define KFD_IOC_ALLOC_MEM_FLAGS_NO_SUBSTITUTE (1 << 28)
243#define KFD_IOC_ALLOC_MEM_FLAGS_AQL_QUEUE_MEM (1 << 27)
244#define KFD_IOC_ALLOC_MEM_FLAGS_COHERENT (1 << 26)
245struct kfd_ioctl_alloc_memory_of_gpu_args {
246 __u64 va_addr;
247 __u64 size;
248 __u64 handle;
249 __u64 mmap_offset;
250 __u32 gpu_id;
251 __u32 flags;
252};
253struct kfd_ioctl_free_memory_of_gpu_args {
254 __u64 handle;
255};
256struct kfd_ioctl_map_memory_to_gpu_args {
257 __u64 handle;
258 __u64 device_ids_array_ptr;
259 __u32 n_devices;
260 __u32 n_success;
261};
262struct kfd_ioctl_unmap_memory_from_gpu_args {
263 __u64 handle;
264 __u64 device_ids_array_ptr;
265 __u32 n_devices;
266 __u32 n_success;
267};
Christopher Ferrisd842e432019-03-07 10:21:59 -0800268struct kfd_ioctl_get_dmabuf_info_args {
269 __u64 size;
270 __u64 metadata_ptr;
271 __u32 metadata_size;
272 __u32 gpu_id;
273 __u32 flags;
274 __u32 dmabuf_fd;
275};
276struct kfd_ioctl_import_dmabuf_args {
277 __u64 va_addr;
278 __u64 handle;
279 __u32 gpu_id;
280 __u32 dmabuf_fd;
281};
Christopher Ferris05d08e92016-02-04 13:16:38 -0800282#define AMDKFD_IOCTL_BASE 'K'
283#define AMDKFD_IO(nr) _IO(AMDKFD_IOCTL_BASE, nr)
Christopher Ferris05d08e92016-02-04 13:16:38 -0800284#define AMDKFD_IOR(nr,type) _IOR(AMDKFD_IOCTL_BASE, nr, type)
285#define AMDKFD_IOW(nr,type) _IOW(AMDKFD_IOCTL_BASE, nr, type)
286#define AMDKFD_IOWR(nr,type) _IOWR(AMDKFD_IOCTL_BASE, nr, type)
287#define AMDKFD_IOC_GET_VERSION AMDKFD_IOR(0x01, struct kfd_ioctl_get_version_args)
Christopher Ferris05d08e92016-02-04 13:16:38 -0800288#define AMDKFD_IOC_CREATE_QUEUE AMDKFD_IOWR(0x02, struct kfd_ioctl_create_queue_args)
289#define AMDKFD_IOC_DESTROY_QUEUE AMDKFD_IOWR(0x03, struct kfd_ioctl_destroy_queue_args)
290#define AMDKFD_IOC_SET_MEMORY_POLICY AMDKFD_IOW(0x04, struct kfd_ioctl_set_memory_policy_args)
291#define AMDKFD_IOC_GET_CLOCK_COUNTERS AMDKFD_IOWR(0x05, struct kfd_ioctl_get_clock_counters_args)
Christopher Ferris05d08e92016-02-04 13:16:38 -0800292#define AMDKFD_IOC_GET_PROCESS_APERTURES AMDKFD_IOR(0x06, struct kfd_ioctl_get_process_apertures_args)
293#define AMDKFD_IOC_UPDATE_QUEUE AMDKFD_IOW(0x07, struct kfd_ioctl_update_queue_args)
294#define AMDKFD_IOC_CREATE_EVENT AMDKFD_IOWR(0x08, struct kfd_ioctl_create_event_args)
295#define AMDKFD_IOC_DESTROY_EVENT AMDKFD_IOW(0x09, struct kfd_ioctl_destroy_event_args)
Christopher Ferris05d08e92016-02-04 13:16:38 -0800296#define AMDKFD_IOC_SET_EVENT AMDKFD_IOW(0x0A, struct kfd_ioctl_set_event_args)
297#define AMDKFD_IOC_RESET_EVENT AMDKFD_IOW(0x0B, struct kfd_ioctl_reset_event_args)
298#define AMDKFD_IOC_WAIT_EVENTS AMDKFD_IOWR(0x0C, struct kfd_ioctl_wait_events_args)
299#define AMDKFD_IOC_DBG_REGISTER AMDKFD_IOW(0x0D, struct kfd_ioctl_dbg_register_args)
Christopher Ferris05d08e92016-02-04 13:16:38 -0800300#define AMDKFD_IOC_DBG_UNREGISTER AMDKFD_IOW(0x0E, struct kfd_ioctl_dbg_unregister_args)
301#define AMDKFD_IOC_DBG_ADDRESS_WATCH AMDKFD_IOW(0x0F, struct kfd_ioctl_dbg_address_watch_args)
302#define AMDKFD_IOC_DBG_WAVE_CONTROL AMDKFD_IOW(0x10, struct kfd_ioctl_dbg_wave_control_args)
Christopher Ferris1308ad32017-11-14 17:32:13 -0800303#define AMDKFD_IOC_SET_SCRATCH_BACKING_VA AMDKFD_IOWR(0x11, struct kfd_ioctl_set_scratch_backing_va_args)
304#define AMDKFD_IOC_GET_TILE_CONFIG AMDKFD_IOWR(0x12, struct kfd_ioctl_get_tile_config_args)
Christopher Ferris76a1d452018-06-27 14:12:29 -0700305#define AMDKFD_IOC_SET_TRAP_HANDLER AMDKFD_IOW(0x13, struct kfd_ioctl_set_trap_handler_args)
306#define AMDKFD_IOC_GET_PROCESS_APERTURES_NEW AMDKFD_IOWR(0x14, struct kfd_ioctl_get_process_apertures_new_args)
307#define AMDKFD_IOC_ACQUIRE_VM AMDKFD_IOW(0x15, struct kfd_ioctl_acquire_vm_args)
308#define AMDKFD_IOC_ALLOC_MEMORY_OF_GPU AMDKFD_IOWR(0x16, struct kfd_ioctl_alloc_memory_of_gpu_args)
309#define AMDKFD_IOC_FREE_MEMORY_OF_GPU AMDKFD_IOW(0x17, struct kfd_ioctl_free_memory_of_gpu_args)
310#define AMDKFD_IOC_MAP_MEMORY_TO_GPU AMDKFD_IOWR(0x18, struct kfd_ioctl_map_memory_to_gpu_args)
311#define AMDKFD_IOC_UNMAP_MEMORY_FROM_GPU AMDKFD_IOWR(0x19, struct kfd_ioctl_unmap_memory_from_gpu_args)
Christopher Ferris9ce28842018-10-25 12:11:39 -0700312#define AMDKFD_IOC_SET_CU_MASK AMDKFD_IOW(0x1A, struct kfd_ioctl_set_cu_mask_args)
Christopher Ferris86a48372019-01-10 14:14:59 -0800313#define AMDKFD_IOC_GET_QUEUE_WAVE_STATE AMDKFD_IOWR(0x1B, struct kfd_ioctl_get_queue_wave_state_args)
Christopher Ferrisd842e432019-03-07 10:21:59 -0800314#define AMDKFD_IOC_GET_DMABUF_INFO AMDKFD_IOWR(0x1C, struct kfd_ioctl_get_dmabuf_info_args)
315#define AMDKFD_IOC_IMPORT_DMABUF AMDKFD_IOWR(0x1D, struct kfd_ioctl_import_dmabuf_args)
Christopher Ferris05d08e92016-02-04 13:16:38 -0800316#define AMDKFD_COMMAND_START 0x01
Christopher Ferrisd842e432019-03-07 10:21:59 -0800317#define AMDKFD_COMMAND_END 0x1E
Christopher Ferris05d08e92016-02-04 13:16:38 -0800318#endif