blob: 05db3fbbe15b6c475f08e5565acda4b62b498635 [file] [log] [blame]
Christopher Ferris05d08e92016-02-04 13:16:38 -08001/****************************************************************************
2 ****************************************************************************
3 ***
4 *** This header was automatically generated from a Linux kernel header
5 *** of the same name, to make information necessary for userspace to
6 *** call into the kernel available to libc. It contains only constants,
7 *** structures, and macros generated from the original header, and thus,
8 *** contains no copyrightable information.
9 ***
10 *** To edit the content of this header, modify the corresponding
11 *** source file (e.g. under external/kernel-headers/original/) then
12 *** run bionic/libc/kernel/tools/update_all.py
13 ***
14 *** Any manual change here will be lost the next time this script will
15 *** be run. You've been warned!
16 ***
17 ****************************************************************************
18 ****************************************************************************/
19#ifndef KFD_IOCTL_H_INCLUDED
20#define KFD_IOCTL_H_INCLUDED
Christopher Ferris1308ad32017-11-14 17:32:13 -080021#include <drm/drm.h>
Christopher Ferris05d08e92016-02-04 13:16:38 -080022#include <linux/ioctl.h>
Christopher Ferris05d08e92016-02-04 13:16:38 -080023#define KFD_IOCTL_MAJOR_VERSION 1
24#define KFD_IOCTL_MINOR_VERSION 1
25struct kfd_ioctl_get_version_args {
Christopher Ferris1308ad32017-11-14 17:32:13 -080026 __u32 major_version;
27 __u32 minor_version;
Christopher Ferris05d08e92016-02-04 13:16:38 -080028};
29#define KFD_IOC_QUEUE_TYPE_COMPUTE 0
30#define KFD_IOC_QUEUE_TYPE_SDMA 1
Christopher Ferris05d08e92016-02-04 13:16:38 -080031#define KFD_IOC_QUEUE_TYPE_COMPUTE_AQL 2
32#define KFD_MAX_QUEUE_PERCENTAGE 100
33#define KFD_MAX_QUEUE_PRIORITY 15
34struct kfd_ioctl_create_queue_args {
Christopher Ferris1308ad32017-11-14 17:32:13 -080035 __u64 ring_base_address;
36 __u64 write_pointer_address;
37 __u64 read_pointer_address;
38 __u64 doorbell_offset;
39 __u32 ring_size;
40 __u32 gpu_id;
41 __u32 queue_type;
42 __u32 queue_percentage;
43 __u32 queue_priority;
44 __u32 queue_id;
45 __u64 eop_buffer_address;
46 __u64 eop_buffer_size;
47 __u64 ctx_save_restore_address;
Christopher Ferris76a1d452018-06-27 14:12:29 -070048 __u32 ctx_save_restore_size;
49 __u32 ctl_stack_size;
Christopher Ferris05d08e92016-02-04 13:16:38 -080050};
51struct kfd_ioctl_destroy_queue_args {
Christopher Ferris1308ad32017-11-14 17:32:13 -080052 __u32 queue_id;
53 __u32 pad;
Christopher Ferris05d08e92016-02-04 13:16:38 -080054};
55struct kfd_ioctl_update_queue_args {
Christopher Ferris1308ad32017-11-14 17:32:13 -080056 __u64 ring_base_address;
57 __u32 queue_id;
58 __u32 ring_size;
59 __u32 queue_percentage;
60 __u32 queue_priority;
Christopher Ferris05d08e92016-02-04 13:16:38 -080061};
62#define KFD_IOC_CACHE_POLICY_COHERENT 0
63#define KFD_IOC_CACHE_POLICY_NONCOHERENT 1
Christopher Ferris05d08e92016-02-04 13:16:38 -080064struct kfd_ioctl_set_memory_policy_args {
Christopher Ferris1308ad32017-11-14 17:32:13 -080065 __u64 alternate_aperture_base;
66 __u64 alternate_aperture_size;
67 __u32 gpu_id;
68 __u32 default_policy;
69 __u32 alternate_policy;
70 __u32 pad;
Christopher Ferris05d08e92016-02-04 13:16:38 -080071};
Christopher Ferris05d08e92016-02-04 13:16:38 -080072struct kfd_ioctl_get_clock_counters_args {
Christopher Ferris1308ad32017-11-14 17:32:13 -080073 __u64 gpu_clock_counter;
74 __u64 cpu_clock_counter;
75 __u64 system_clock_counter;
76 __u64 system_clock_freq;
77 __u32 gpu_id;
78 __u32 pad;
Christopher Ferris05d08e92016-02-04 13:16:38 -080079};
Christopher Ferris05d08e92016-02-04 13:16:38 -080080struct kfd_process_device_apertures {
Christopher Ferris1308ad32017-11-14 17:32:13 -080081 __u64 lds_base;
82 __u64 lds_limit;
83 __u64 scratch_base;
84 __u64 scratch_limit;
85 __u64 gpuvm_base;
86 __u64 gpuvm_limit;
87 __u32 gpu_id;
88 __u32 pad;
Christopher Ferris05d08e92016-02-04 13:16:38 -080089};
Christopher Ferris76a1d452018-06-27 14:12:29 -070090#define NUM_OF_SUPPORTED_GPUS 7
Christopher Ferris05d08e92016-02-04 13:16:38 -080091struct kfd_ioctl_get_process_apertures_args {
Christopher Ferris05d08e92016-02-04 13:16:38 -080092 struct kfd_process_device_apertures process_apertures[NUM_OF_SUPPORTED_GPUS];
Christopher Ferris1308ad32017-11-14 17:32:13 -080093 __u32 num_of_nodes;
94 __u32 pad;
Christopher Ferris05d08e92016-02-04 13:16:38 -080095};
Christopher Ferris76a1d452018-06-27 14:12:29 -070096struct kfd_ioctl_get_process_apertures_new_args {
97 __u64 kfd_process_device_apertures_ptr;
98 __u32 num_of_nodes;
99 __u32 pad;
100};
Christopher Ferris05d08e92016-02-04 13:16:38 -0800101#define MAX_ALLOWED_NUM_POINTS 100
102#define MAX_ALLOWED_AW_BUFF_SIZE 4096
103#define MAX_ALLOWED_WAC_BUFF_SIZE 128
104struct kfd_ioctl_dbg_register_args {
Christopher Ferris1308ad32017-11-14 17:32:13 -0800105 __u32 gpu_id;
106 __u32 pad;
Christopher Ferris05d08e92016-02-04 13:16:38 -0800107};
108struct kfd_ioctl_dbg_unregister_args {
Christopher Ferris1308ad32017-11-14 17:32:13 -0800109 __u32 gpu_id;
110 __u32 pad;
Christopher Ferris05d08e92016-02-04 13:16:38 -0800111};
112struct kfd_ioctl_dbg_address_watch_args {
Christopher Ferris1308ad32017-11-14 17:32:13 -0800113 __u64 content_ptr;
114 __u32 gpu_id;
115 __u32 buf_size_in_bytes;
Christopher Ferris05d08e92016-02-04 13:16:38 -0800116};
Christopher Ferris05d08e92016-02-04 13:16:38 -0800117struct kfd_ioctl_dbg_wave_control_args {
Christopher Ferris1308ad32017-11-14 17:32:13 -0800118 __u64 content_ptr;
119 __u32 gpu_id;
120 __u32 buf_size_in_bytes;
Christopher Ferris05d08e92016-02-04 13:16:38 -0800121};
122#define KFD_IOC_EVENT_SIGNAL 0
123#define KFD_IOC_EVENT_NODECHANGE 1
124#define KFD_IOC_EVENT_DEVICESTATECHANGE 2
Christopher Ferris05d08e92016-02-04 13:16:38 -0800125#define KFD_IOC_EVENT_HW_EXCEPTION 3
126#define KFD_IOC_EVENT_SYSTEM_EVENT 4
127#define KFD_IOC_EVENT_DEBUG_EVENT 5
128#define KFD_IOC_EVENT_PROFILE_EVENT 6
Christopher Ferris05d08e92016-02-04 13:16:38 -0800129#define KFD_IOC_EVENT_QUEUE_EVENT 7
130#define KFD_IOC_EVENT_MEMORY 8
131#define KFD_IOC_WAIT_RESULT_COMPLETE 0
132#define KFD_IOC_WAIT_RESULT_TIMEOUT 1
Christopher Ferris05d08e92016-02-04 13:16:38 -0800133#define KFD_IOC_WAIT_RESULT_FAIL 2
Christopher Ferris934ec942018-01-31 15:29:16 -0800134#define KFD_SIGNAL_EVENT_LIMIT 4096
Christopher Ferris05d08e92016-02-04 13:16:38 -0800135struct kfd_ioctl_create_event_args {
Christopher Ferris1308ad32017-11-14 17:32:13 -0800136 __u64 event_page_offset;
137 __u32 event_trigger_data;
138 __u32 event_type;
139 __u32 auto_reset;
140 __u32 node_id;
141 __u32 event_id;
142 __u32 event_slot_index;
Christopher Ferris05d08e92016-02-04 13:16:38 -0800143};
144struct kfd_ioctl_destroy_event_args {
Christopher Ferris1308ad32017-11-14 17:32:13 -0800145 __u32 event_id;
146 __u32 pad;
Christopher Ferris05d08e92016-02-04 13:16:38 -0800147};
148struct kfd_ioctl_set_event_args {
Christopher Ferris1308ad32017-11-14 17:32:13 -0800149 __u32 event_id;
150 __u32 pad;
Christopher Ferris05d08e92016-02-04 13:16:38 -0800151};
152struct kfd_ioctl_reset_event_args {
Christopher Ferris1308ad32017-11-14 17:32:13 -0800153 __u32 event_id;
154 __u32 pad;
Christopher Ferris05d08e92016-02-04 13:16:38 -0800155};
156struct kfd_memory_exception_failure {
Christopher Ferris1308ad32017-11-14 17:32:13 -0800157 __u32 NotPresent;
158 __u32 ReadOnly;
159 __u32 NoExecute;
160 __u32 pad;
Christopher Ferris05d08e92016-02-04 13:16:38 -0800161};
162struct kfd_hsa_memory_exception_data {
163 struct kfd_memory_exception_failure failure;
Christopher Ferris1308ad32017-11-14 17:32:13 -0800164 __u64 va;
165 __u32 gpu_id;
166 __u32 pad;
Christopher Ferris05d08e92016-02-04 13:16:38 -0800167};
168struct kfd_event_data {
Christopher Ferris05d08e92016-02-04 13:16:38 -0800169 union {
170 struct kfd_hsa_memory_exception_data memory_exception_data;
171 };
Christopher Ferris1308ad32017-11-14 17:32:13 -0800172 __u64 kfd_event_data_ext;
173 __u32 event_id;
174 __u32 pad;
Christopher Ferris05d08e92016-02-04 13:16:38 -0800175};
176struct kfd_ioctl_wait_events_args {
Christopher Ferris1308ad32017-11-14 17:32:13 -0800177 __u64 events_ptr;
178 __u32 num_events;
179 __u32 wait_for_all;
180 __u32 timeout;
181 __u32 wait_result;
182};
183struct kfd_ioctl_set_scratch_backing_va_args {
Christopher Ferris934ec942018-01-31 15:29:16 -0800184 __u64 va_addr;
185 __u32 gpu_id;
186 __u32 pad;
Christopher Ferris1308ad32017-11-14 17:32:13 -0800187};
188struct kfd_ioctl_get_tile_config_args {
Christopher Ferris934ec942018-01-31 15:29:16 -0800189 __u64 tile_config_ptr;
190 __u64 macro_tile_config_ptr;
191 __u32 num_tile_configs;
192 __u32 num_macro_tile_configs;
193 __u32 gpu_id;
194 __u32 gb_addr_config;
195 __u32 num_banks;
196 __u32 num_ranks;
Christopher Ferris05d08e92016-02-04 13:16:38 -0800197};
Christopher Ferris76a1d452018-06-27 14:12:29 -0700198struct kfd_ioctl_set_trap_handler_args {
199 __u64 tba_addr;
200 __u64 tma_addr;
201 __u32 gpu_id;
202 __u32 pad;
203};
204struct kfd_ioctl_acquire_vm_args {
205 __u32 drm_fd;
206 __u32 gpu_id;
207};
208#define KFD_IOC_ALLOC_MEM_FLAGS_VRAM (1 << 0)
209#define KFD_IOC_ALLOC_MEM_FLAGS_GTT (1 << 1)
210#define KFD_IOC_ALLOC_MEM_FLAGS_USERPTR (1 << 2)
211#define KFD_IOC_ALLOC_MEM_FLAGS_DOORBELL (1 << 3)
212#define KFD_IOC_ALLOC_MEM_FLAGS_WRITABLE (1 << 31)
213#define KFD_IOC_ALLOC_MEM_FLAGS_EXECUTABLE (1 << 30)
214#define KFD_IOC_ALLOC_MEM_FLAGS_PUBLIC (1 << 29)
215#define KFD_IOC_ALLOC_MEM_FLAGS_NO_SUBSTITUTE (1 << 28)
216#define KFD_IOC_ALLOC_MEM_FLAGS_AQL_QUEUE_MEM (1 << 27)
217#define KFD_IOC_ALLOC_MEM_FLAGS_COHERENT (1 << 26)
218struct kfd_ioctl_alloc_memory_of_gpu_args {
219 __u64 va_addr;
220 __u64 size;
221 __u64 handle;
222 __u64 mmap_offset;
223 __u32 gpu_id;
224 __u32 flags;
225};
226struct kfd_ioctl_free_memory_of_gpu_args {
227 __u64 handle;
228};
229struct kfd_ioctl_map_memory_to_gpu_args {
230 __u64 handle;
231 __u64 device_ids_array_ptr;
232 __u32 n_devices;
233 __u32 n_success;
234};
235struct kfd_ioctl_unmap_memory_from_gpu_args {
236 __u64 handle;
237 __u64 device_ids_array_ptr;
238 __u32 n_devices;
239 __u32 n_success;
240};
Christopher Ferris05d08e92016-02-04 13:16:38 -0800241#define AMDKFD_IOCTL_BASE 'K'
242#define AMDKFD_IO(nr) _IO(AMDKFD_IOCTL_BASE, nr)
Christopher Ferris05d08e92016-02-04 13:16:38 -0800243#define AMDKFD_IOR(nr,type) _IOR(AMDKFD_IOCTL_BASE, nr, type)
244#define AMDKFD_IOW(nr,type) _IOW(AMDKFD_IOCTL_BASE, nr, type)
245#define AMDKFD_IOWR(nr,type) _IOWR(AMDKFD_IOCTL_BASE, nr, type)
246#define AMDKFD_IOC_GET_VERSION AMDKFD_IOR(0x01, struct kfd_ioctl_get_version_args)
Christopher Ferris05d08e92016-02-04 13:16:38 -0800247#define AMDKFD_IOC_CREATE_QUEUE AMDKFD_IOWR(0x02, struct kfd_ioctl_create_queue_args)
248#define AMDKFD_IOC_DESTROY_QUEUE AMDKFD_IOWR(0x03, struct kfd_ioctl_destroy_queue_args)
249#define AMDKFD_IOC_SET_MEMORY_POLICY AMDKFD_IOW(0x04, struct kfd_ioctl_set_memory_policy_args)
250#define AMDKFD_IOC_GET_CLOCK_COUNTERS AMDKFD_IOWR(0x05, struct kfd_ioctl_get_clock_counters_args)
Christopher Ferris05d08e92016-02-04 13:16:38 -0800251#define AMDKFD_IOC_GET_PROCESS_APERTURES AMDKFD_IOR(0x06, struct kfd_ioctl_get_process_apertures_args)
252#define AMDKFD_IOC_UPDATE_QUEUE AMDKFD_IOW(0x07, struct kfd_ioctl_update_queue_args)
253#define AMDKFD_IOC_CREATE_EVENT AMDKFD_IOWR(0x08, struct kfd_ioctl_create_event_args)
254#define AMDKFD_IOC_DESTROY_EVENT AMDKFD_IOW(0x09, struct kfd_ioctl_destroy_event_args)
Christopher Ferris05d08e92016-02-04 13:16:38 -0800255#define AMDKFD_IOC_SET_EVENT AMDKFD_IOW(0x0A, struct kfd_ioctl_set_event_args)
256#define AMDKFD_IOC_RESET_EVENT AMDKFD_IOW(0x0B, struct kfd_ioctl_reset_event_args)
257#define AMDKFD_IOC_WAIT_EVENTS AMDKFD_IOWR(0x0C, struct kfd_ioctl_wait_events_args)
258#define AMDKFD_IOC_DBG_REGISTER AMDKFD_IOW(0x0D, struct kfd_ioctl_dbg_register_args)
Christopher Ferris05d08e92016-02-04 13:16:38 -0800259#define AMDKFD_IOC_DBG_UNREGISTER AMDKFD_IOW(0x0E, struct kfd_ioctl_dbg_unregister_args)
260#define AMDKFD_IOC_DBG_ADDRESS_WATCH AMDKFD_IOW(0x0F, struct kfd_ioctl_dbg_address_watch_args)
261#define AMDKFD_IOC_DBG_WAVE_CONTROL AMDKFD_IOW(0x10, struct kfd_ioctl_dbg_wave_control_args)
Christopher Ferris1308ad32017-11-14 17:32:13 -0800262#define AMDKFD_IOC_SET_SCRATCH_BACKING_VA AMDKFD_IOWR(0x11, struct kfd_ioctl_set_scratch_backing_va_args)
263#define AMDKFD_IOC_GET_TILE_CONFIG AMDKFD_IOWR(0x12, struct kfd_ioctl_get_tile_config_args)
Christopher Ferris76a1d452018-06-27 14:12:29 -0700264#define AMDKFD_IOC_SET_TRAP_HANDLER AMDKFD_IOW(0x13, struct kfd_ioctl_set_trap_handler_args)
265#define AMDKFD_IOC_GET_PROCESS_APERTURES_NEW AMDKFD_IOWR(0x14, struct kfd_ioctl_get_process_apertures_new_args)
266#define AMDKFD_IOC_ACQUIRE_VM AMDKFD_IOW(0x15, struct kfd_ioctl_acquire_vm_args)
267#define AMDKFD_IOC_ALLOC_MEMORY_OF_GPU AMDKFD_IOWR(0x16, struct kfd_ioctl_alloc_memory_of_gpu_args)
268#define AMDKFD_IOC_FREE_MEMORY_OF_GPU AMDKFD_IOW(0x17, struct kfd_ioctl_free_memory_of_gpu_args)
269#define AMDKFD_IOC_MAP_MEMORY_TO_GPU AMDKFD_IOWR(0x18, struct kfd_ioctl_map_memory_to_gpu_args)
270#define AMDKFD_IOC_UNMAP_MEMORY_FROM_GPU AMDKFD_IOWR(0x19, struct kfd_ioctl_unmap_memory_from_gpu_args)
Christopher Ferris05d08e92016-02-04 13:16:38 -0800271#define AMDKFD_COMMAND_START 0x01
Christopher Ferris76a1d452018-06-27 14:12:29 -0700272#define AMDKFD_COMMAND_END 0x1A
Christopher Ferris05d08e92016-02-04 13:16:38 -0800273#endif