blob: e0bba311742200f7cfd4f06223e1dc195dc49a39 [file] [log] [blame]
Ben Cheng655a7c02013-10-16 16:09:24 -07001/****************************************************************************
2 ****************************************************************************
3 ***
4 *** This header was automatically generated from a Linux kernel header
5 *** of the same name, to make information necessary for userspace to
6 *** call into the kernel available to libc. It contains only constants,
7 *** structures, and macros generated from the original header, and thus,
8 *** contains no copyrightable information.
9 ***
10 *** To edit the content of this header, modify the corresponding
11 *** source file (e.g. under external/kernel-headers/original/) then
12 *** run bionic/libc/kernel/tools/update_all.py
13 ***
14 *** Any manual change here will be lost the next time this script will
15 *** be run. You've been warned!
16 ***
17 ****************************************************************************
18 ****************************************************************************/
19#ifndef _UAPIVFIO_H
20#define _UAPIVFIO_H
21#include <linux/types.h>
22#include <linux/ioctl.h>
Ben Cheng655a7c02013-10-16 16:09:24 -070023#define VFIO_API_VERSION 0
24#define VFIO_TYPE1_IOMMU 1
Christopher Ferris38062f92014-07-09 15:33:25 -070025#define VFIO_SPAPR_TCE_IOMMU 2
Christopher Ferrisba8d4f42014-09-03 19:56:49 -070026#define VFIO_TYPE1v2_IOMMU 3
Christopher Ferrisba8d4f42014-09-03 19:56:49 -070027#define VFIO_DMA_CC_IOMMU 4
Christopher Ferris82d75042015-01-26 10:57:07 -080028#define VFIO_EEH 5
29#define VFIO_TYPE1_NESTING_IOMMU 6
Christopher Ferris05d08e92016-02-04 13:16:38 -080030#define VFIO_SPAPR_TCE_v2_IOMMU 7
Christopher Ferris106b3a82016-08-24 12:15:38 -070031#define VFIO_NOIOMMU_IOMMU 8
Christopher Ferris05d08e92016-02-04 13:16:38 -080032#define VFIO_TYPE (';')
Christopher Ferris38062f92014-07-09 15:33:25 -070033#define VFIO_BASE 100
Christopher Ferris106b3a82016-08-24 12:15:38 -070034struct vfio_info_cap_header {
Christopher Ferris106b3a82016-08-24 12:15:38 -070035 __u16 id;
36 __u16 version;
37 __u32 next;
38};
Ben Cheng655a7c02013-10-16 16:09:24 -070039#define VFIO_GET_API_VERSION _IO(VFIO_TYPE, VFIO_BASE + 0)
40#define VFIO_CHECK_EXTENSION _IO(VFIO_TYPE, VFIO_BASE + 1)
Christopher Ferris05d08e92016-02-04 13:16:38 -080041#define VFIO_SET_IOMMU _IO(VFIO_TYPE, VFIO_BASE + 2)
Christopher Ferris38062f92014-07-09 15:33:25 -070042struct vfio_group_status {
Tao Baod7db5942015-01-28 10:07:51 -080043 __u32 argsz;
44 __u32 flags;
Christopher Ferris05d08e92016-02-04 13:16:38 -080045#define VFIO_GROUP_FLAGS_VIABLE (1 << 0)
Christopher Ferris38062f92014-07-09 15:33:25 -070046#define VFIO_GROUP_FLAGS_CONTAINER_SET (1 << 1)
Ben Cheng655a7c02013-10-16 16:09:24 -070047};
48#define VFIO_GROUP_GET_STATUS _IO(VFIO_TYPE, VFIO_BASE + 3)
Christopher Ferris05d08e92016-02-04 13:16:38 -080049#define VFIO_GROUP_SET_CONTAINER _IO(VFIO_TYPE, VFIO_BASE + 4)
Christopher Ferris38062f92014-07-09 15:33:25 -070050#define VFIO_GROUP_UNSET_CONTAINER _IO(VFIO_TYPE, VFIO_BASE + 5)
Ben Cheng655a7c02013-10-16 16:09:24 -070051#define VFIO_GROUP_GET_DEVICE_FD _IO(VFIO_TYPE, VFIO_BASE + 6)
52struct vfio_device_info {
Christopher Ferris05d08e92016-02-04 13:16:38 -080053 __u32 argsz;
Tao Baod7db5942015-01-28 10:07:51 -080054 __u32 flags;
Ben Cheng655a7c02013-10-16 16:09:24 -070055#define VFIO_DEVICE_FLAGS_RESET (1 << 0)
56#define VFIO_DEVICE_FLAGS_PCI (1 << 1)
Christopher Ferris05d08e92016-02-04 13:16:38 -080057#define VFIO_DEVICE_FLAGS_PLATFORM (1 << 2)
58#define VFIO_DEVICE_FLAGS_AMBA (1 << 3)
Christopher Ferris525ce912017-07-26 13:12:53 -070059#define VFIO_DEVICE_FLAGS_CCW (1 << 4)
Christopher Ferris86a48372019-01-10 14:14:59 -080060#define VFIO_DEVICE_FLAGS_AP (1 << 5)
Christopher Ferris05d08e92016-02-04 13:16:38 -080061 __u32 num_regions;
Tao Baod7db5942015-01-28 10:07:51 -080062 __u32 num_irqs;
Ben Cheng655a7c02013-10-16 16:09:24 -070063};
64#define VFIO_DEVICE_GET_INFO _IO(VFIO_TYPE, VFIO_BASE + 7)
Christopher Ferris48af7cb2017-02-21 12:35:09 -080065#define VFIO_DEVICE_API_PCI_STRING "vfio-pci"
66#define VFIO_DEVICE_API_PLATFORM_STRING "vfio-platform"
67#define VFIO_DEVICE_API_AMBA_STRING "vfio-amba"
Christopher Ferris525ce912017-07-26 13:12:53 -070068#define VFIO_DEVICE_API_CCW_STRING "vfio-ccw"
Christopher Ferris86a48372019-01-10 14:14:59 -080069#define VFIO_DEVICE_API_AP_STRING "vfio-ap"
Ben Cheng655a7c02013-10-16 16:09:24 -070070struct vfio_region_info {
Tao Baod7db5942015-01-28 10:07:51 -080071 __u32 argsz;
72 __u32 flags;
Ben Cheng655a7c02013-10-16 16:09:24 -070073#define VFIO_REGION_INFO_FLAG_READ (1 << 0)
74#define VFIO_REGION_INFO_FLAG_WRITE (1 << 1)
Christopher Ferris38062f92014-07-09 15:33:25 -070075#define VFIO_REGION_INFO_FLAG_MMAP (1 << 2)
Christopher Ferris106b3a82016-08-24 12:15:38 -070076#define VFIO_REGION_INFO_FLAG_CAPS (1 << 3)
Tao Baod7db5942015-01-28 10:07:51 -080077 __u32 index;
Christopher Ferris106b3a82016-08-24 12:15:38 -070078 __u32 cap_offset;
Tao Baod7db5942015-01-28 10:07:51 -080079 __u64 size;
Tao Baod7db5942015-01-28 10:07:51 -080080 __u64 offset;
Ben Cheng655a7c02013-10-16 16:09:24 -070081};
Christopher Ferris106b3a82016-08-24 12:15:38 -070082#define VFIO_DEVICE_GET_REGION_INFO _IO(VFIO_TYPE, VFIO_BASE + 8)
83#define VFIO_REGION_INFO_CAP_SPARSE_MMAP 1
84struct vfio_region_sparse_mmap_area {
85 __u64 offset;
Christopher Ferris106b3a82016-08-24 12:15:38 -070086 __u64 size;
87};
88struct vfio_region_info_cap_sparse_mmap {
89 struct vfio_info_cap_header header;
Christopher Ferris106b3a82016-08-24 12:15:38 -070090 __u32 nr_areas;
91 __u32 reserved;
92 struct vfio_region_sparse_mmap_area areas[];
93};
Christopher Ferris106b3a82016-08-24 12:15:38 -070094#define VFIO_REGION_INFO_CAP_TYPE 2
95struct vfio_region_info_cap_type {
96 struct vfio_info_cap_header header;
97 __u32 type;
Christopher Ferris106b3a82016-08-24 12:15:38 -070098 __u32 subtype;
99};
100#define VFIO_REGION_TYPE_PCI_VENDOR_TYPE (1 << 31)
101#define VFIO_REGION_TYPE_PCI_VENDOR_MASK (0xffff)
Christopher Ferris9584fa42019-12-09 15:36:13 -0800102#define VFIO_REGION_TYPE_GFX (1)
103#define VFIO_REGION_TYPE_CCW (2)
Christopher Ferris8177cdf2020-08-03 11:53:55 -0700104#define VFIO_REGION_TYPE_MIGRATION (3)
Christopher Ferris106b3a82016-08-24 12:15:38 -0700105#define VFIO_REGION_SUBTYPE_INTEL_IGD_OPREGION (1)
106#define VFIO_REGION_SUBTYPE_INTEL_IGD_HOST_CFG (2)
107#define VFIO_REGION_SUBTYPE_INTEL_IGD_LPC_CFG (3)
Christopher Ferris9584fa42019-12-09 15:36:13 -0800108#define VFIO_REGION_SUBTYPE_NVIDIA_NVLINK2_RAM (1)
109#define VFIO_REGION_SUBTYPE_IBM_NVLINK2_ATSD (1)
Christopher Ferris86a48372019-01-10 14:14:59 -0800110#define VFIO_REGION_SUBTYPE_GFX_EDID (1)
111struct vfio_region_gfx_edid {
112 __u32 edid_offset;
113 __u32 edid_max_size;
114 __u32 edid_size;
115 __u32 max_xres;
116 __u32 max_yres;
117 __u32 link_state;
118#define VFIO_DEVICE_GFX_LINK_STATE_UP 1
119#define VFIO_DEVICE_GFX_LINK_STATE_DOWN 2
120};
Christopher Ferrisaeddbcf2019-07-08 12:45:46 -0700121#define VFIO_REGION_SUBTYPE_CCW_ASYNC_CMD (1)
Christopher Ferris8177cdf2020-08-03 11:53:55 -0700122#define VFIO_REGION_SUBTYPE_CCW_SCHIB (2)
123#define VFIO_REGION_SUBTYPE_CCW_CRW (3)
124#define VFIO_REGION_SUBTYPE_MIGRATION (1)
125struct vfio_device_migration_info {
126 __u32 device_state;
127#define VFIO_DEVICE_STATE_STOP (0)
128#define VFIO_DEVICE_STATE_RUNNING (1 << 0)
129#define VFIO_DEVICE_STATE_SAVING (1 << 1)
130#define VFIO_DEVICE_STATE_RESUMING (1 << 2)
131#define VFIO_DEVICE_STATE_MASK (VFIO_DEVICE_STATE_RUNNING | VFIO_DEVICE_STATE_SAVING | VFIO_DEVICE_STATE_RESUMING)
132#define VFIO_DEVICE_STATE_VALID(state) (state & VFIO_DEVICE_STATE_RESUMING ? (state & VFIO_DEVICE_STATE_MASK) == VFIO_DEVICE_STATE_RESUMING : 1)
133#define VFIO_DEVICE_STATE_IS_ERROR(state) ((state & VFIO_DEVICE_STATE_MASK) == (VFIO_DEVICE_STATE_SAVING | VFIO_DEVICE_STATE_RESUMING))
134#define VFIO_DEVICE_STATE_SET_ERROR(state) ((state & ~VFIO_DEVICE_STATE_MASK) | VFIO_DEVICE_SATE_SAVING | VFIO_DEVICE_STATE_RESUMING)
135 __u32 reserved;
136 __u64 pending_bytes;
137 __u64 data_offset;
138 __u64 data_size;
139};
Christopher Ferris76a1d452018-06-27 14:12:29 -0700140#define VFIO_REGION_INFO_CAP_MSIX_MAPPABLE 3
Christopher Ferrisd842e432019-03-07 10:21:59 -0800141#define VFIO_REGION_INFO_CAP_NVLINK2_SSATGT 4
142struct vfio_region_info_cap_nvlink2_ssatgt {
143 struct vfio_info_cap_header header;
144 __u64 tgt;
145};
146#define VFIO_REGION_INFO_CAP_NVLINK2_LNKSPD 5
147struct vfio_region_info_cap_nvlink2_lnkspd {
148 struct vfio_info_cap_header header;
149 __u32 link_speed;
150 __u32 __pad;
151};
Christopher Ferris106b3a82016-08-24 12:15:38 -0700152struct vfio_irq_info {
Christopher Ferris106b3a82016-08-24 12:15:38 -0700153 __u32 argsz;
Tao Baod7db5942015-01-28 10:07:51 -0800154 __u32 flags;
Ben Cheng655a7c02013-10-16 16:09:24 -0700155#define VFIO_IRQ_INFO_EVENTFD (1 << 0)
156#define VFIO_IRQ_INFO_MASKABLE (1 << 1)
Christopher Ferris106b3a82016-08-24 12:15:38 -0700157#define VFIO_IRQ_INFO_AUTOMASKED (1 << 2)
Ben Cheng655a7c02013-10-16 16:09:24 -0700158#define VFIO_IRQ_INFO_NORESIZE (1 << 3)
Tao Baod7db5942015-01-28 10:07:51 -0800159 __u32 index;
160 __u32 count;
Christopher Ferris106b3a82016-08-24 12:15:38 -0700161};
Ben Cheng655a7c02013-10-16 16:09:24 -0700162#define VFIO_DEVICE_GET_IRQ_INFO _IO(VFIO_TYPE, VFIO_BASE + 9)
163struct vfio_irq_set {
Tao Baod7db5942015-01-28 10:07:51 -0800164 __u32 argsz;
Christopher Ferris106b3a82016-08-24 12:15:38 -0700165 __u32 flags;
Ben Cheng655a7c02013-10-16 16:09:24 -0700166#define VFIO_IRQ_SET_DATA_NONE (1 << 0)
167#define VFIO_IRQ_SET_DATA_BOOL (1 << 1)
168#define VFIO_IRQ_SET_DATA_EVENTFD (1 << 2)
Christopher Ferris106b3a82016-08-24 12:15:38 -0700169#define VFIO_IRQ_SET_ACTION_MASK (1 << 3)
Ben Cheng655a7c02013-10-16 16:09:24 -0700170#define VFIO_IRQ_SET_ACTION_UNMASK (1 << 4)
171#define VFIO_IRQ_SET_ACTION_TRIGGER (1 << 5)
Tao Baod7db5942015-01-28 10:07:51 -0800172 __u32 index;
Christopher Ferris106b3a82016-08-24 12:15:38 -0700173 __u32 start;
Tao Baod7db5942015-01-28 10:07:51 -0800174 __u32 count;
175 __u8 data[];
Ben Cheng655a7c02013-10-16 16:09:24 -0700176};
Christopher Ferris106b3a82016-08-24 12:15:38 -0700177#define VFIO_DEVICE_SET_IRQS _IO(VFIO_TYPE, VFIO_BASE + 10)
Tao Baod7db5942015-01-28 10:07:51 -0800178#define VFIO_IRQ_SET_DATA_TYPE_MASK (VFIO_IRQ_SET_DATA_NONE | VFIO_IRQ_SET_DATA_BOOL | VFIO_IRQ_SET_DATA_EVENTFD)
179#define VFIO_IRQ_SET_ACTION_TYPE_MASK (VFIO_IRQ_SET_ACTION_MASK | VFIO_IRQ_SET_ACTION_UNMASK | VFIO_IRQ_SET_ACTION_TRIGGER)
Ben Cheng655a7c02013-10-16 16:09:24 -0700180#define VFIO_DEVICE_RESET _IO(VFIO_TYPE, VFIO_BASE + 11)
Christopher Ferris106b3a82016-08-24 12:15:38 -0700181enum {
Tao Baod7db5942015-01-28 10:07:51 -0800182 VFIO_PCI_BAR0_REGION_INDEX,
183 VFIO_PCI_BAR1_REGION_INDEX,
184 VFIO_PCI_BAR2_REGION_INDEX,
Christopher Ferris106b3a82016-08-24 12:15:38 -0700185 VFIO_PCI_BAR3_REGION_INDEX,
Tao Baod7db5942015-01-28 10:07:51 -0800186 VFIO_PCI_BAR4_REGION_INDEX,
187 VFIO_PCI_BAR5_REGION_INDEX,
188 VFIO_PCI_ROM_REGION_INDEX,
Tao Baod7db5942015-01-28 10:07:51 -0800189 VFIO_PCI_CONFIG_REGION_INDEX,
190 VFIO_PCI_VGA_REGION_INDEX,
Christopher Ferris106b3a82016-08-24 12:15:38 -0700191 VFIO_PCI_NUM_REGIONS = 9
Ben Cheng655a7c02013-10-16 16:09:24 -0700192};
Christopher Ferris106b3a82016-08-24 12:15:38 -0700193enum {
Tao Baod7db5942015-01-28 10:07:51 -0800194 VFIO_PCI_INTX_IRQ_INDEX,
195 VFIO_PCI_MSI_IRQ_INDEX,
196 VFIO_PCI_MSIX_IRQ_INDEX,
Christopher Ferris106b3a82016-08-24 12:15:38 -0700197 VFIO_PCI_ERR_IRQ_INDEX,
Christopher Ferris05d08e92016-02-04 13:16:38 -0800198 VFIO_PCI_REQ_IRQ_INDEX,
Tao Baod7db5942015-01-28 10:07:51 -0800199 VFIO_PCI_NUM_IRQS
Ben Cheng655a7c02013-10-16 16:09:24 -0700200};
Christopher Ferris525ce912017-07-26 13:12:53 -0700201enum {
202 VFIO_CCW_CONFIG_REGION_INDEX,
203 VFIO_CCW_NUM_REGIONS
204};
205enum {
206 VFIO_CCW_IO_IRQ_INDEX,
Christopher Ferris8177cdf2020-08-03 11:53:55 -0700207 VFIO_CCW_CRW_IRQ_INDEX,
Christopher Ferris525ce912017-07-26 13:12:53 -0700208 VFIO_CCW_NUM_IRQS
209};
Christopher Ferris106b3a82016-08-24 12:15:38 -0700210struct vfio_pci_dependent_device {
Tao Baod7db5942015-01-28 10:07:51 -0800211 __u32 group_id;
212 __u16 segment;
213 __u8 bus;
Christopher Ferris106b3a82016-08-24 12:15:38 -0700214 __u8 devfn;
Christopher Ferris38062f92014-07-09 15:33:25 -0700215};
216struct vfio_pci_hot_reset_info {
Tao Baod7db5942015-01-28 10:07:51 -0800217 __u32 argsz;
Christopher Ferris106b3a82016-08-24 12:15:38 -0700218 __u32 flags;
Tao Baod7db5942015-01-28 10:07:51 -0800219 __u32 count;
220 struct vfio_pci_dependent_device devices[];
Christopher Ferris38062f92014-07-09 15:33:25 -0700221};
Christopher Ferris106b3a82016-08-24 12:15:38 -0700222#define VFIO_DEVICE_GET_PCI_HOT_RESET_INFO _IO(VFIO_TYPE, VFIO_BASE + 12)
Christopher Ferris38062f92014-07-09 15:33:25 -0700223struct vfio_pci_hot_reset {
Tao Baod7db5942015-01-28 10:07:51 -0800224 __u32 argsz;
225 __u32 flags;
Christopher Ferris106b3a82016-08-24 12:15:38 -0700226 __u32 count;
Tao Baod7db5942015-01-28 10:07:51 -0800227 __s32 group_fds[];
Christopher Ferris38062f92014-07-09 15:33:25 -0700228};
229#define VFIO_DEVICE_PCI_HOT_RESET _IO(VFIO_TYPE, VFIO_BASE + 13)
Christopher Ferris76a1d452018-06-27 14:12:29 -0700230struct vfio_device_gfx_plane_info {
231 __u32 argsz;
232 __u32 flags;
233#define VFIO_GFX_PLANE_TYPE_PROBE (1 << 0)
234#define VFIO_GFX_PLANE_TYPE_DMABUF (1 << 1)
235#define VFIO_GFX_PLANE_TYPE_REGION (1 << 2)
236 __u32 drm_plane_type;
237 __u32 drm_format;
238 __u64 drm_format_mod;
239 __u32 width;
240 __u32 height;
241 __u32 stride;
242 __u32 size;
243 __u32 x_pos;
244 __u32 y_pos;
245 __u32 x_hot;
246 __u32 y_hot;
247 union {
248 __u32 region_index;
249 __u32 dmabuf_id;
250 };
251};
252#define VFIO_DEVICE_QUERY_GFX_PLANE _IO(VFIO_TYPE, VFIO_BASE + 14)
253#define VFIO_DEVICE_GET_GFX_DMABUF _IO(VFIO_TYPE, VFIO_BASE + 15)
254struct vfio_device_ioeventfd {
255 __u32 argsz;
256 __u32 flags;
257#define VFIO_DEVICE_IOEVENTFD_8 (1 << 0)
258#define VFIO_DEVICE_IOEVENTFD_16 (1 << 1)
259#define VFIO_DEVICE_IOEVENTFD_32 (1 << 2)
260#define VFIO_DEVICE_IOEVENTFD_64 (1 << 3)
261#define VFIO_DEVICE_IOEVENTFD_SIZE_MASK (0xf)
262 __u64 offset;
263 __u64 data;
264 __s32 fd;
265};
266#define VFIO_DEVICE_IOEVENTFD _IO(VFIO_TYPE, VFIO_BASE + 16)
Christopher Ferrisaf09c702020-06-01 20:29:29 -0700267struct vfio_device_feature {
268 __u32 argsz;
269 __u32 flags;
270#define VFIO_DEVICE_FEATURE_MASK (0xffff)
271#define VFIO_DEVICE_FEATURE_GET (1 << 16)
272#define VFIO_DEVICE_FEATURE_SET (1 << 17)
273#define VFIO_DEVICE_FEATURE_PROBE (1 << 18)
274 __u8 data[];
275};
276#define VFIO_DEVICE_FEATURE _IO(VFIO_TYPE, VFIO_BASE + 17)
277#define VFIO_DEVICE_FEATURE_PCI_VF_TOKEN (0)
Christopher Ferris106b3a82016-08-24 12:15:38 -0700278struct vfio_iommu_type1_info {
Tao Baod7db5942015-01-28 10:07:51 -0800279 __u32 argsz;
280 __u32 flags;
Ben Cheng655a7c02013-10-16 16:09:24 -0700281#define VFIO_IOMMU_INFO_PGSIZES (1 << 0)
Christopher Ferris9584fa42019-12-09 15:36:13 -0800282#define VFIO_IOMMU_INFO_CAPS (1 << 1)
Christopher Ferris106b3a82016-08-24 12:15:38 -0700283 __u64 iova_pgsizes;
Christopher Ferris9584fa42019-12-09 15:36:13 -0800284 __u32 cap_offset;
285};
286#define VFIO_IOMMU_TYPE1_INFO_CAP_IOVA_RANGE 1
287struct vfio_iova_range {
288 __u64 start;
289 __u64 end;
290};
291struct vfio_iommu_type1_info_cap_iova_range {
292 struct vfio_info_cap_header header;
293 __u32 nr_iovas;
294 __u32 reserved;
295 struct vfio_iova_range iova_ranges[];
Christopher Ferris38062f92014-07-09 15:33:25 -0700296};
Christopher Ferris8177cdf2020-08-03 11:53:55 -0700297#define VFIO_IOMMU_TYPE1_INFO_CAP_MIGRATION 2
298struct vfio_iommu_type1_info_cap_migration {
299 struct vfio_info_cap_header header;
300 __u32 flags;
301 __u64 pgsize_bitmap;
302 __u64 max_dirty_bitmap_size;
303};
Ben Cheng655a7c02013-10-16 16:09:24 -0700304#define VFIO_IOMMU_GET_INFO _IO(VFIO_TYPE, VFIO_BASE + 12)
305struct vfio_iommu_type1_dma_map {
Christopher Ferris106b3a82016-08-24 12:15:38 -0700306 __u32 argsz;
Tao Baod7db5942015-01-28 10:07:51 -0800307 __u32 flags;
Ben Cheng655a7c02013-10-16 16:09:24 -0700308#define VFIO_DMA_MAP_FLAG_READ (1 << 0)
309#define VFIO_DMA_MAP_FLAG_WRITE (1 << 1)
Christopher Ferris106b3a82016-08-24 12:15:38 -0700310 __u64 vaddr;
Tao Baod7db5942015-01-28 10:07:51 -0800311 __u64 iova;
312 __u64 size;
Ben Cheng655a7c02013-10-16 16:09:24 -0700313};
Christopher Ferris106b3a82016-08-24 12:15:38 -0700314#define VFIO_IOMMU_MAP_DMA _IO(VFIO_TYPE, VFIO_BASE + 13)
Christopher Ferris8177cdf2020-08-03 11:53:55 -0700315struct vfio_bitmap {
316 __u64 pgsize;
317 __u64 size;
318 __u64 __user * data;
319};
Christopher Ferris38062f92014-07-09 15:33:25 -0700320struct vfio_iommu_type1_dma_unmap {
Tao Baod7db5942015-01-28 10:07:51 -0800321 __u32 argsz;
322 __u32 flags;
Christopher Ferris8177cdf2020-08-03 11:53:55 -0700323#define VFIO_DMA_UNMAP_FLAG_GET_DIRTY_BITMAP (1 << 0)
Christopher Ferris106b3a82016-08-24 12:15:38 -0700324 __u64 iova;
Tao Baod7db5942015-01-28 10:07:51 -0800325 __u64 size;
Christopher Ferris8177cdf2020-08-03 11:53:55 -0700326 __u8 data[];
Ben Cheng655a7c02013-10-16 16:09:24 -0700327};
328#define VFIO_IOMMU_UNMAP_DMA _IO(VFIO_TYPE, VFIO_BASE + 14)
Christopher Ferris106b3a82016-08-24 12:15:38 -0700329#define VFIO_IOMMU_ENABLE _IO(VFIO_TYPE, VFIO_BASE + 15)
Christopher Ferris38062f92014-07-09 15:33:25 -0700330#define VFIO_IOMMU_DISABLE _IO(VFIO_TYPE, VFIO_BASE + 16)
Christopher Ferris8177cdf2020-08-03 11:53:55 -0700331struct vfio_iommu_type1_dirty_bitmap {
332 __u32 argsz;
333 __u32 flags;
334#define VFIO_IOMMU_DIRTY_PAGES_FLAG_START (1 << 0)
335#define VFIO_IOMMU_DIRTY_PAGES_FLAG_STOP (1 << 1)
336#define VFIO_IOMMU_DIRTY_PAGES_FLAG_GET_BITMAP (1 << 2)
337 __u8 data[];
338};
339struct vfio_iommu_type1_dirty_bitmap_get {
340 __u64 iova;
341 __u64 size;
342 struct vfio_bitmap bitmap;
343};
344#define VFIO_IOMMU_DIRTY_PAGES _IO(VFIO_TYPE, VFIO_BASE + 17)
Christopher Ferris05d08e92016-02-04 13:16:38 -0800345struct vfio_iommu_spapr_tce_ddw_info {
346 __u64 pgsizes;
Christopher Ferris106b3a82016-08-24 12:15:38 -0700347 __u32 max_dynamic_windows_supported;
Christopher Ferris05d08e92016-02-04 13:16:38 -0800348 __u32 levels;
349};
Christopher Ferris38062f92014-07-09 15:33:25 -0700350struct vfio_iommu_spapr_tce_info {
Christopher Ferris106b3a82016-08-24 12:15:38 -0700351 __u32 argsz;
Christopher Ferris05d08e92016-02-04 13:16:38 -0800352 __u32 flags;
353#define VFIO_IOMMU_SPAPR_INFO_DDW (1 << 0)
Tao Baod7db5942015-01-28 10:07:51 -0800354 __u32 dma32_window_start;
Christopher Ferris106b3a82016-08-24 12:15:38 -0700355 __u32 dma32_window_size;
Christopher Ferris05d08e92016-02-04 13:16:38 -0800356 struct vfio_iommu_spapr_tce_ddw_info ddw;
Christopher Ferris38062f92014-07-09 15:33:25 -0700357};
358#define VFIO_IOMMU_SPAPR_TCE_GET_INFO _IO(VFIO_TYPE, VFIO_BASE + 12)
Christopher Ferris106b3a82016-08-24 12:15:38 -0700359struct vfio_eeh_pe_err {
Christopher Ferris05d08e92016-02-04 13:16:38 -0800360 __u32 type;
361 __u32 func;
362 __u64 addr;
Christopher Ferris106b3a82016-08-24 12:15:38 -0700363 __u64 mask;
Christopher Ferris05d08e92016-02-04 13:16:38 -0800364};
Christopher Ferris82d75042015-01-26 10:57:07 -0800365struct vfio_eeh_pe_op {
Tao Baod7db5942015-01-28 10:07:51 -0800366 __u32 argsz;
Christopher Ferris106b3a82016-08-24 12:15:38 -0700367 __u32 flags;
Tao Baod7db5942015-01-28 10:07:51 -0800368 __u32 op;
Christopher Ferris05d08e92016-02-04 13:16:38 -0800369 union {
370 struct vfio_eeh_pe_err err;
Christopher Ferris106b3a82016-08-24 12:15:38 -0700371 };
Christopher Ferris82d75042015-01-26 10:57:07 -0800372};
373#define VFIO_EEH_PE_DISABLE 0
374#define VFIO_EEH_PE_ENABLE 1
Christopher Ferris106b3a82016-08-24 12:15:38 -0700375#define VFIO_EEH_PE_UNFREEZE_IO 2
Christopher Ferris82d75042015-01-26 10:57:07 -0800376#define VFIO_EEH_PE_UNFREEZE_DMA 3
377#define VFIO_EEH_PE_GET_STATE 4
378#define VFIO_EEH_PE_STATE_NORMAL 0
Christopher Ferris106b3a82016-08-24 12:15:38 -0700379#define VFIO_EEH_PE_STATE_RESET 1
Christopher Ferris82d75042015-01-26 10:57:07 -0800380#define VFIO_EEH_PE_STATE_STOPPED 2
381#define VFIO_EEH_PE_STATE_STOPPED_DMA 4
382#define VFIO_EEH_PE_STATE_UNAVAIL 5
Christopher Ferris106b3a82016-08-24 12:15:38 -0700383#define VFIO_EEH_PE_RESET_DEACTIVATE 5
Christopher Ferris82d75042015-01-26 10:57:07 -0800384#define VFIO_EEH_PE_RESET_HOT 6
385#define VFIO_EEH_PE_RESET_FUNDAMENTAL 7
386#define VFIO_EEH_PE_CONFIGURE 8
Christopher Ferris106b3a82016-08-24 12:15:38 -0700387#define VFIO_EEH_PE_INJECT_ERR 9
Christopher Ferris82d75042015-01-26 10:57:07 -0800388#define VFIO_EEH_PE_OP _IO(VFIO_TYPE, VFIO_BASE + 21)
Christopher Ferris05d08e92016-02-04 13:16:38 -0800389struct vfio_iommu_spapr_register_memory {
390 __u32 argsz;
Christopher Ferris106b3a82016-08-24 12:15:38 -0700391 __u32 flags;
Christopher Ferris05d08e92016-02-04 13:16:38 -0800392 __u64 vaddr;
393 __u64 size;
394};
Christopher Ferris106b3a82016-08-24 12:15:38 -0700395#define VFIO_IOMMU_SPAPR_REGISTER_MEMORY _IO(VFIO_TYPE, VFIO_BASE + 17)
Christopher Ferris05d08e92016-02-04 13:16:38 -0800396#define VFIO_IOMMU_SPAPR_UNREGISTER_MEMORY _IO(VFIO_TYPE, VFIO_BASE + 18)
397struct vfio_iommu_spapr_tce_create {
398 __u32 argsz;
399 __u32 flags;
Christopher Ferris05d08e92016-02-04 13:16:38 -0800400 __u32 page_shift;
Christopher Ferris106b3a82016-08-24 12:15:38 -0700401 __u32 __resv1;
Christopher Ferris05d08e92016-02-04 13:16:38 -0800402 __u64 window_size;
Christopher Ferris106b3a82016-08-24 12:15:38 -0700403 __u32 levels;
404 __u32 __resv2;
405 __u64 start_addr;
Christopher Ferris05d08e92016-02-04 13:16:38 -0800406};
407#define VFIO_IOMMU_SPAPR_TCE_CREATE _IO(VFIO_TYPE, VFIO_BASE + 19)
408struct vfio_iommu_spapr_tce_remove {
409 __u32 argsz;
Christopher Ferris05d08e92016-02-04 13:16:38 -0800410 __u32 flags;
411 __u64 start_addr;
412};
413#define VFIO_IOMMU_SPAPR_TCE_REMOVE _IO(VFIO_TYPE, VFIO_BASE + 20)
Ben Cheng655a7c02013-10-16 16:09:24 -0700414#endif