blob: bb1f36d3469a05c96b239072d9b99af37dc6328e [file] [log] [blame]
Ben Cheng655a7c02013-10-16 16:09:24 -07001/****************************************************************************
2 ****************************************************************************
3 ***
4 *** This header was automatically generated from a Linux kernel header
5 *** of the same name, to make information necessary for userspace to
6 *** call into the kernel available to libc. It contains only constants,
7 *** structures, and macros generated from the original header, and thus,
8 *** contains no copyrightable information.
9 ***
10 *** To edit the content of this header, modify the corresponding
11 *** source file (e.g. under external/kernel-headers/original/) then
12 *** run bionic/libc/kernel/tools/update_all.py
13 ***
14 *** Any manual change here will be lost the next time this script will
15 *** be run. You've been warned!
16 ***
17 ****************************************************************************
18 ****************************************************************************/
19#ifndef __VMWGFX_DRM_H__
20#define __VMWGFX_DRM_H__
Christopher Ferris106b3a82016-08-24 12:15:38 -070021#include "drm.h"
22#ifdef __cplusplus
Christopher Ferris48fe0ae2019-01-10 15:59:33 -080023extern "C" {
Christopher Ferris106b3a82016-08-24 12:15:38 -070024#endif
25#define DRM_VMW_MAX_SURFACE_FACES 6
Christopher Ferris38062f92014-07-09 15:33:25 -070026#define DRM_VMW_MAX_MIP_LEVELS 24
Ben Cheng655a7c02013-10-16 16:09:24 -070027#define DRM_VMW_GET_PARAM 0
28#define DRM_VMW_ALLOC_DMABUF 1
Christopher Ferris9ce28842018-10-25 12:11:39 -070029#define DRM_VMW_ALLOC_BO 1
Ben Cheng655a7c02013-10-16 16:09:24 -070030#define DRM_VMW_UNREF_DMABUF 2
Christopher Ferris525ce912017-07-26 13:12:53 -070031#define DRM_VMW_HANDLE_CLOSE 2
Christopher Ferris38062f92014-07-09 15:33:25 -070032#define DRM_VMW_CURSOR_BYPASS 3
Ben Cheng655a7c02013-10-16 16:09:24 -070033#define DRM_VMW_CONTROL_STREAM 4
34#define DRM_VMW_CLAIM_STREAM 5
35#define DRM_VMW_UNREF_STREAM 6
Christopher Ferris38062f92014-07-09 15:33:25 -070036#define DRM_VMW_CREATE_CONTEXT 7
Ben Cheng655a7c02013-10-16 16:09:24 -070037#define DRM_VMW_UNREF_CONTEXT 8
38#define DRM_VMW_CREATE_SURFACE 9
39#define DRM_VMW_UNREF_SURFACE 10
Christopher Ferris38062f92014-07-09 15:33:25 -070040#define DRM_VMW_REF_SURFACE 11
Ben Cheng655a7c02013-10-16 16:09:24 -070041#define DRM_VMW_EXECBUF 12
42#define DRM_VMW_GET_3D_CAP 13
43#define DRM_VMW_FENCE_WAIT 14
Christopher Ferris38062f92014-07-09 15:33:25 -070044#define DRM_VMW_FENCE_SIGNALED 15
Ben Cheng655a7c02013-10-16 16:09:24 -070045#define DRM_VMW_FENCE_UNREF 16
46#define DRM_VMW_FENCE_EVENT 17
47#define DRM_VMW_PRESENT 18
Christopher Ferris38062f92014-07-09 15:33:25 -070048#define DRM_VMW_PRESENT_READBACK 19
Ben Cheng655a7c02013-10-16 16:09:24 -070049#define DRM_VMW_UPDATE_LAYOUT 20
Christopher Ferris38062f92014-07-09 15:33:25 -070050#define DRM_VMW_CREATE_SHADER 21
51#define DRM_VMW_UNREF_SHADER 22
Christopher Ferris38062f92014-07-09 15:33:25 -070052#define DRM_VMW_GB_SURFACE_CREATE 23
53#define DRM_VMW_GB_SURFACE_REF 24
54#define DRM_VMW_SYNCCPU 25
Christopher Ferris05d08e92016-02-04 13:16:38 -080055#define DRM_VMW_CREATE_EXTENDED_CONTEXT 26
Christopher Ferris9ce28842018-10-25 12:11:39 -070056#define DRM_VMW_GB_SURFACE_CREATE_EXT 27
57#define DRM_VMW_GB_SURFACE_REF_EXT 28
Christopher Ferris05d08e92016-02-04 13:16:38 -080058#define DRM_VMW_PARAM_NUM_STREAMS 0
Ben Cheng655a7c02013-10-16 16:09:24 -070059#define DRM_VMW_PARAM_NUM_FREE_STREAMS 1
60#define DRM_VMW_PARAM_3D 2
Ben Cheng655a7c02013-10-16 16:09:24 -070061#define DRM_VMW_PARAM_HW_CAPS 3
Christopher Ferris05d08e92016-02-04 13:16:38 -080062#define DRM_VMW_PARAM_FIFO_CAPS 4
Ben Cheng655a7c02013-10-16 16:09:24 -070063#define DRM_VMW_PARAM_MAX_FB_SIZE 5
64#define DRM_VMW_PARAM_FIFO_HW_VERSION 6
Christopher Ferris38062f92014-07-09 15:33:25 -070065#define DRM_VMW_PARAM_MAX_SURF_MEMORY 7
Christopher Ferris05d08e92016-02-04 13:16:38 -080066#define DRM_VMW_PARAM_3D_CAPS_SIZE 8
Christopher Ferris38062f92014-07-09 15:33:25 -070067#define DRM_VMW_PARAM_MAX_MOB_MEMORY 9
68#define DRM_VMW_PARAM_MAX_MOB_SIZE 10
Christopher Ferris05d08e92016-02-04 13:16:38 -080069#define DRM_VMW_PARAM_SCREEN_TARGET 11
Christopher Ferris05d08e92016-02-04 13:16:38 -080070#define DRM_VMW_PARAM_DX 12
Christopher Ferris9ce28842018-10-25 12:11:39 -070071#define DRM_VMW_PARAM_HW_CAPS2 13
72#define DRM_VMW_PARAM_SM4_1 14
Christopher Ferrisba8d4f42014-09-03 19:56:49 -070073enum drm_vmw_handle_type {
Tao Baod7db5942015-01-28 10:07:51 -080074 DRM_VMW_HANDLE_LEGACY = 0,
Tao Baod7db5942015-01-28 10:07:51 -080075 DRM_VMW_HANDLE_PRIME = 1
Christopher Ferrisba8d4f42014-09-03 19:56:49 -070076};
Ben Cheng655a7c02013-10-16 16:09:24 -070077struct drm_vmw_getparam_arg {
Christopher Ferris106b3a82016-08-24 12:15:38 -070078 __u64 value;
79 __u32 param;
80 __u32 pad64;
Ben Cheng655a7c02013-10-16 16:09:24 -070081};
82struct drm_vmw_context_arg {
Christopher Ferris106b3a82016-08-24 12:15:38 -070083 __s32 cid;
84 __u32 pad64;
Ben Cheng655a7c02013-10-16 16:09:24 -070085};
86struct drm_vmw_surface_create_req {
Christopher Ferris106b3a82016-08-24 12:15:38 -070087 __u32 flags;
88 __u32 format;
89 __u32 mip_levels[DRM_VMW_MAX_SURFACE_FACES];
Christopher Ferris106b3a82016-08-24 12:15:38 -070090 __u64 size_addr;
91 __s32 shareable;
92 __s32 scanout;
Ben Cheng655a7c02013-10-16 16:09:24 -070093};
Christopher Ferris106b3a82016-08-24 12:15:38 -070094struct drm_vmw_surface_arg {
95 __s32 sid;
Tao Baod7db5942015-01-28 10:07:51 -080096 enum drm_vmw_handle_type handle_type;
Ben Cheng655a7c02013-10-16 16:09:24 -070097};
98struct drm_vmw_size {
Christopher Ferris106b3a82016-08-24 12:15:38 -070099 __u32 width;
100 __u32 height;
101 __u32 depth;
Christopher Ferris106b3a82016-08-24 12:15:38 -0700102 __u32 pad64;
Ben Cheng655a7c02013-10-16 16:09:24 -0700103};
104union drm_vmw_surface_create_arg {
Tao Baod7db5942015-01-28 10:07:51 -0800105 struct drm_vmw_surface_arg rep;
106 struct drm_vmw_surface_create_req req;
Ben Cheng655a7c02013-10-16 16:09:24 -0700107};
108union drm_vmw_surface_reference_arg {
Tao Baod7db5942015-01-28 10:07:51 -0800109 struct drm_vmw_surface_create_req rep;
110 struct drm_vmw_surface_arg req;
Ben Cheng655a7c02013-10-16 16:09:24 -0700111};
Christopher Ferris05d08e92016-02-04 13:16:38 -0800112#define DRM_VMW_EXECBUF_VERSION 2
Christopher Ferris1308ad32017-11-14 17:32:13 -0800113#define DRM_VMW_EXECBUF_FLAG_IMPORT_FENCE_FD (1 << 0)
114#define DRM_VMW_EXECBUF_FLAG_EXPORT_FENCE_FD (1 << 1)
Ben Cheng655a7c02013-10-16 16:09:24 -0700115struct drm_vmw_execbuf_arg {
Christopher Ferris106b3a82016-08-24 12:15:38 -0700116 __u64 commands;
117 __u32 command_size;
118 __u32 throttle_us;
119 __u64 fence_rep;
Christopher Ferris106b3a82016-08-24 12:15:38 -0700120 __u32 version;
121 __u32 flags;
122 __u32 context_handle;
Christopher Ferris1308ad32017-11-14 17:32:13 -0800123 __s32 imported_fence_fd;
Ben Cheng655a7c02013-10-16 16:09:24 -0700124};
Ben Cheng655a7c02013-10-16 16:09:24 -0700125struct drm_vmw_fence_rep {
Christopher Ferris106b3a82016-08-24 12:15:38 -0700126 __u32 handle;
127 __u32 mask;
Christopher Ferris106b3a82016-08-24 12:15:38 -0700128 __u32 seqno;
129 __u32 passed_seqno;
Christopher Ferris1308ad32017-11-14 17:32:13 -0800130 __s32 fd;
Christopher Ferris106b3a82016-08-24 12:15:38 -0700131 __s32 error;
Ben Cheng655a7c02013-10-16 16:09:24 -0700132};
Christopher Ferris9ce28842018-10-25 12:11:39 -0700133struct drm_vmw_alloc_bo_req {
Christopher Ferris106b3a82016-08-24 12:15:38 -0700134 __u32 size;
135 __u32 pad64;
Ben Cheng655a7c02013-10-16 16:09:24 -0700136};
Christopher Ferris9ce28842018-10-25 12:11:39 -0700137#define drm_vmw_alloc_dmabuf_req drm_vmw_alloc_bo_req
138struct drm_vmw_bo_rep {
Christopher Ferris106b3a82016-08-24 12:15:38 -0700139 __u64 map_handle;
140 __u32 handle;
Christopher Ferris106b3a82016-08-24 12:15:38 -0700141 __u32 cur_gmr_id;
142 __u32 cur_gmr_offset;
143 __u32 pad64;
Ben Cheng655a7c02013-10-16 16:09:24 -0700144};
Christopher Ferris9ce28842018-10-25 12:11:39 -0700145#define drm_vmw_dmabuf_rep drm_vmw_bo_rep
146union drm_vmw_alloc_bo_arg {
147 struct drm_vmw_alloc_bo_req req;
148 struct drm_vmw_bo_rep rep;
Ben Cheng655a7c02013-10-16 16:09:24 -0700149};
Christopher Ferris9ce28842018-10-25 12:11:39 -0700150#define drm_vmw_alloc_dmabuf_arg drm_vmw_alloc_bo_arg
Ben Cheng655a7c02013-10-16 16:09:24 -0700151struct drm_vmw_rect {
Christopher Ferris106b3a82016-08-24 12:15:38 -0700152 __s32 x;
153 __s32 y;
154 __u32 w;
Christopher Ferris106b3a82016-08-24 12:15:38 -0700155 __u32 h;
Ben Cheng655a7c02013-10-16 16:09:24 -0700156};
Christopher Ferris05d08e92016-02-04 13:16:38 -0800157struct drm_vmw_control_stream_arg {
Christopher Ferris106b3a82016-08-24 12:15:38 -0700158 __u32 stream_id;
Christopher Ferris106b3a82016-08-24 12:15:38 -0700159 __u32 enabled;
160 __u32 flags;
161 __u32 color_key;
162 __u32 handle;
Christopher Ferris106b3a82016-08-24 12:15:38 -0700163 __u32 offset;
164 __s32 format;
165 __u32 size;
166 __u32 width;
Christopher Ferris106b3a82016-08-24 12:15:38 -0700167 __u32 height;
168 __u32 pitch[3];
169 __u32 pad64;
Tao Baod7db5942015-01-28 10:07:51 -0800170 struct drm_vmw_rect src;
171 struct drm_vmw_rect dst;
Ben Cheng655a7c02013-10-16 16:09:24 -0700172};
Christopher Ferris05d08e92016-02-04 13:16:38 -0800173#define DRM_VMW_CURSOR_BYPASS_ALL (1 << 0)
Ben Cheng655a7c02013-10-16 16:09:24 -0700174#define DRM_VMW_CURSOR_BYPASS_FLAGS (1)
175struct drm_vmw_cursor_bypass_arg {
Christopher Ferris106b3a82016-08-24 12:15:38 -0700176 __u32 flags;
177 __u32 crtc_id;
178 __s32 xpos;
Christopher Ferris106b3a82016-08-24 12:15:38 -0700179 __s32 ypos;
180 __s32 xhot;
181 __s32 yhot;
Ben Cheng655a7c02013-10-16 16:09:24 -0700182};
183struct drm_vmw_stream_arg {
Christopher Ferris106b3a82016-08-24 12:15:38 -0700184 __u32 stream_id;
185 __u32 pad64;
Ben Cheng655a7c02013-10-16 16:09:24 -0700186};
Christopher Ferris106b3a82016-08-24 12:15:38 -0700187struct drm_vmw_get_3d_cap_arg {
188 __u64 buffer;
189 __u32 max_size;
190 __u32 pad64;
Ben Cheng655a7c02013-10-16 16:09:24 -0700191};
Ben Cheng655a7c02013-10-16 16:09:24 -0700192#define DRM_VMW_FENCE_FLAG_EXEC (1 << 0)
Christopher Ferris05d08e92016-02-04 13:16:38 -0800193#define DRM_VMW_FENCE_FLAG_QUERY (1 << 1)
Ben Cheng655a7c02013-10-16 16:09:24 -0700194#define DRM_VMW_WAIT_OPTION_UNREF (1 << 0)
195struct drm_vmw_fence_wait_arg {
Christopher Ferris106b3a82016-08-24 12:15:38 -0700196 __u32 handle;
197 __s32 cookie_valid;
198 __u64 kernel_cookie;
Christopher Ferris106b3a82016-08-24 12:15:38 -0700199 __u64 timeout_us;
200 __s32 lazy;
201 __s32 flags;
202 __s32 wait_options;
Christopher Ferris106b3a82016-08-24 12:15:38 -0700203 __s32 pad64;
Ben Cheng655a7c02013-10-16 16:09:24 -0700204};
Christopher Ferris05d08e92016-02-04 13:16:38 -0800205struct drm_vmw_fence_signaled_arg {
Christopher Ferris106b3a82016-08-24 12:15:38 -0700206 __u32 handle;
Christopher Ferris106b3a82016-08-24 12:15:38 -0700207 __u32 flags;
208 __s32 signaled;
209 __u32 passed_seqno;
210 __u32 signaled_flags;
Christopher Ferris106b3a82016-08-24 12:15:38 -0700211 __u32 pad64;
Ben Cheng655a7c02013-10-16 16:09:24 -0700212};
Christopher Ferris05d08e92016-02-04 13:16:38 -0800213struct drm_vmw_fence_arg {
Christopher Ferris106b3a82016-08-24 12:15:38 -0700214 __u32 handle;
Christopher Ferris106b3a82016-08-24 12:15:38 -0700215 __u32 pad64;
216};
Christopher Ferris05d08e92016-02-04 13:16:38 -0800217#define DRM_VMW_EVENT_FENCE_SIGNALED 0x80000000
Ben Cheng655a7c02013-10-16 16:09:24 -0700218struct drm_vmw_event_fence {
Christopher Ferris106b3a82016-08-24 12:15:38 -0700219 struct drm_event base;
220 __u64 user_data;
221 __u32 tv_sec;
222 __u32 tv_usec;
Ben Cheng655a7c02013-10-16 16:09:24 -0700223};
Ben Cheng655a7c02013-10-16 16:09:24 -0700224#define DRM_VMW_FE_FLAG_REQ_TIME (1 << 0)
Christopher Ferris05d08e92016-02-04 13:16:38 -0800225struct drm_vmw_fence_event_arg {
Christopher Ferris106b3a82016-08-24 12:15:38 -0700226 __u64 fence_rep;
Christopher Ferris106b3a82016-08-24 12:15:38 -0700227 __u64 user_data;
228 __u32 handle;
229 __u32 flags;
Ben Cheng655a7c02013-10-16 16:09:24 -0700230};
231struct drm_vmw_present_arg {
Christopher Ferris106b3a82016-08-24 12:15:38 -0700232 __u32 fb_id;
233 __u32 sid;
234 __s32 dest_x;
Christopher Ferris106b3a82016-08-24 12:15:38 -0700235 __s32 dest_y;
236 __u64 clips_ptr;
237 __u32 num_clips;
238 __u32 pad64;
Ben Cheng655a7c02013-10-16 16:09:24 -0700239};
Ben Cheng655a7c02013-10-16 16:09:24 -0700240struct drm_vmw_present_readback_arg {
Christopher Ferris106b3a82016-08-24 12:15:38 -0700241 __u32 fb_id;
242 __u32 num_clips;
Christopher Ferris106b3a82016-08-24 12:15:38 -0700243 __u64 clips_ptr;
244 __u64 fence_rep;
Christopher Ferris05d08e92016-02-04 13:16:38 -0800245};
Ben Cheng655a7c02013-10-16 16:09:24 -0700246struct drm_vmw_update_layout_arg {
Christopher Ferris106b3a82016-08-24 12:15:38 -0700247 __u32 num_outputs;
248 __u32 pad64;
249 __u64 rects;
Christopher Ferris38062f92014-07-09 15:33:25 -0700250};
251enum drm_vmw_shader_type {
Tao Baod7db5942015-01-28 10:07:51 -0800252 drm_vmw_shader_type_vs = 0,
Christopher Ferris05d08e92016-02-04 13:16:38 -0800253 drm_vmw_shader_type_ps,
Christopher Ferris38062f92014-07-09 15:33:25 -0700254};
255struct drm_vmw_shader_create_arg {
Tao Baod7db5942015-01-28 10:07:51 -0800256 enum drm_vmw_shader_type shader_type;
Christopher Ferris106b3a82016-08-24 12:15:38 -0700257 __u32 size;
258 __u32 buffer_handle;
Christopher Ferris106b3a82016-08-24 12:15:38 -0700259 __u32 shader_handle;
260 __u64 offset;
Christopher Ferris38062f92014-07-09 15:33:25 -0700261};
262struct drm_vmw_shader_arg {
Christopher Ferris106b3a82016-08-24 12:15:38 -0700263 __u32 handle;
264 __u32 pad64;
Christopher Ferris38062f92014-07-09 15:33:25 -0700265};
266enum drm_vmw_surface_flags {
Tao Baod7db5942015-01-28 10:07:51 -0800267 drm_vmw_surface_flag_shareable = (1 << 0),
268 drm_vmw_surface_flag_scanout = (1 << 1),
Tao Baod7db5942015-01-28 10:07:51 -0800269 drm_vmw_surface_flag_create_buffer = (1 << 2)
Christopher Ferris38062f92014-07-09 15:33:25 -0700270};
271struct drm_vmw_gb_surface_create_req {
Christopher Ferris106b3a82016-08-24 12:15:38 -0700272 __u32 svga3d_flags;
273 __u32 format;
274 __u32 mip_levels;
Tao Baod7db5942015-01-28 10:07:51 -0800275 enum drm_vmw_surface_flags drm_surface_flags;
Christopher Ferris106b3a82016-08-24 12:15:38 -0700276 __u32 multisample_count;
277 __u32 autogen_filter;
278 __u32 buffer_handle;
Christopher Ferris106b3a82016-08-24 12:15:38 -0700279 __u32 array_size;
Tao Baod7db5942015-01-28 10:07:51 -0800280 struct drm_vmw_size base_size;
Christopher Ferris38062f92014-07-09 15:33:25 -0700281};
282struct drm_vmw_gb_surface_create_rep {
Christopher Ferris106b3a82016-08-24 12:15:38 -0700283 __u32 handle;
284 __u32 backup_size;
285 __u32 buffer_handle;
286 __u32 buffer_size;
Christopher Ferris106b3a82016-08-24 12:15:38 -0700287 __u64 buffer_map_handle;
Christopher Ferris38062f92014-07-09 15:33:25 -0700288};
Christopher Ferris38062f92014-07-09 15:33:25 -0700289union drm_vmw_gb_surface_create_arg {
Tao Baod7db5942015-01-28 10:07:51 -0800290 struct drm_vmw_gb_surface_create_rep rep;
291 struct drm_vmw_gb_surface_create_req req;
Christopher Ferris38062f92014-07-09 15:33:25 -0700292};
Christopher Ferris38062f92014-07-09 15:33:25 -0700293struct drm_vmw_gb_surface_ref_rep {
Tao Baod7db5942015-01-28 10:07:51 -0800294 struct drm_vmw_gb_surface_create_req creq;
295 struct drm_vmw_gb_surface_create_rep crep;
Christopher Ferris38062f92014-07-09 15:33:25 -0700296};
Christopher Ferris38062f92014-07-09 15:33:25 -0700297union drm_vmw_gb_surface_reference_arg {
Tao Baod7db5942015-01-28 10:07:51 -0800298 struct drm_vmw_gb_surface_ref_rep rep;
299 struct drm_vmw_surface_arg req;
Christopher Ferris38062f92014-07-09 15:33:25 -0700300};
Christopher Ferris38062f92014-07-09 15:33:25 -0700301enum drm_vmw_synccpu_flags {
Tao Baod7db5942015-01-28 10:07:51 -0800302 drm_vmw_synccpu_read = (1 << 0),
303 drm_vmw_synccpu_write = (1 << 1),
304 drm_vmw_synccpu_dontblock = (1 << 2),
Tao Baod7db5942015-01-28 10:07:51 -0800305 drm_vmw_synccpu_allow_cs = (1 << 3)
Christopher Ferris38062f92014-07-09 15:33:25 -0700306};
307enum drm_vmw_synccpu_op {
Tao Baod7db5942015-01-28 10:07:51 -0800308 drm_vmw_synccpu_grab,
Tao Baod7db5942015-01-28 10:07:51 -0800309 drm_vmw_synccpu_release
Christopher Ferris38062f92014-07-09 15:33:25 -0700310};
311struct drm_vmw_synccpu_arg {
Tao Baod7db5942015-01-28 10:07:51 -0800312 enum drm_vmw_synccpu_op op;
Tao Baod7db5942015-01-28 10:07:51 -0800313 enum drm_vmw_synccpu_flags flags;
Christopher Ferris106b3a82016-08-24 12:15:38 -0700314 __u32 handle;
Christopher Ferris106b3a82016-08-24 12:15:38 -0700315 __u32 pad64;
316};
Christopher Ferris05d08e92016-02-04 13:16:38 -0800317enum drm_vmw_extended_context {
318 drm_vmw_context_legacy,
319 drm_vmw_context_dx
320};
Christopher Ferris05d08e92016-02-04 13:16:38 -0800321union drm_vmw_extended_context_arg {
322 enum drm_vmw_extended_context req;
323 struct drm_vmw_context_arg rep;
324};
Christopher Ferris525ce912017-07-26 13:12:53 -0700325struct drm_vmw_handle_close_arg {
326 __u32 handle;
327 __u32 pad64;
328};
Christopher Ferris9ce28842018-10-25 12:11:39 -0700329#define drm_vmw_unref_dmabuf_arg drm_vmw_handle_close_arg
330enum drm_vmw_surface_version {
331 drm_vmw_gb_surface_v1
332};
333struct drm_vmw_gb_surface_create_ext_req {
334 struct drm_vmw_gb_surface_create_req base;
335 enum drm_vmw_surface_version version;
336 uint32_t svga3d_flags_upper_32_bits;
337 SVGA3dMSPattern multisample_pattern;
338 SVGA3dMSQualityLevel quality_level;
339 uint64_t must_be_zero;
340};
341union drm_vmw_gb_surface_create_ext_arg {
342 struct drm_vmw_gb_surface_create_rep rep;
343 struct drm_vmw_gb_surface_create_ext_req req;
344};
345struct drm_vmw_gb_surface_ref_ext_rep {
346 struct drm_vmw_gb_surface_create_ext_req creq;
347 struct drm_vmw_gb_surface_create_rep crep;
348};
349union drm_vmw_gb_surface_reference_ext_arg {
350 struct drm_vmw_gb_surface_ref_ext_rep rep;
351 struct drm_vmw_surface_arg req;
352};
Christopher Ferris106b3a82016-08-24 12:15:38 -0700353#ifdef __cplusplus
Christopher Ferris48fe0ae2019-01-10 15:59:33 -0800354}
Christopher Ferris106b3a82016-08-24 12:15:38 -0700355#endif
Christopher Ferris38062f92014-07-09 15:33:25 -0700356#endif