blob: 0cb70ba276377ea8b06d4b23e8b8cdc789a5027c [file] [log] [blame]
Josh Gao6f580d82017-09-22 12:57:15 -07001/*
2 * Copyright (C) 2017 The Android Open Source Project
3 *
4 * Licensed under the Apache License, Version 2.0 (the "License");
5 * you may not use this file except in compliance with the License.
6 * You may obtain a copy of the License at
7 *
8 * http://www.apache.org/licenses/LICENSE-2.0
9 *
10 * Unless required by applicable law or agreed to in writing, software
11 * distributed under the License is distributed on an "AS IS" BASIS,
12 * WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
13 * See the License for the specific language governing permissions and
14 * limitations under the License.
15 */
16
17#include <stdint.h>
18
19#include <utility>
20#include <type_traits>
21#include <vector>
22
23#include <gtest/gtest.h>
24
25#include <unwindstack/Elf.h>
26#include <unwindstack/ElfInterface.h>
27#include <unwindstack/MapInfo.h>
Christopher Ferrisd06001d2017-11-30 18:56:01 -080028#include <unwindstack/RegsArm.h>
29#include <unwindstack/RegsArm64.h>
30#include <unwindstack/RegsX86.h>
31#include <unwindstack/RegsX86_64.h>
Josh Gao6f580d82017-09-22 12:57:15 -070032
Christopher Ferrisd06001d2017-11-30 18:56:01 -080033#include "MachineArm.h"
34#include "MachineArm64.h"
35#include "MachineX86.h"
36#include "MachineX86_64.h"
Josh Gao6f580d82017-09-22 12:57:15 -070037
38namespace unwindstack {
39
40struct Register {
41 std::string expected_name;
42 uint64_t offset;
43
44 bool operator==(const Register& rhs) const {
45 return std::tie(expected_name, offset) == std::tie(rhs.expected_name, rhs.offset);
46 }
47};
48
49template<typename T>
50class RegsIterateTest : public ::testing::Test {
51};
52
53template<typename RegsType>
54std::vector<Register> ExpectedRegisters();
55
56template<>
57std::vector<Register> ExpectedRegisters<RegsArm>() {
58 std::vector<Register> result;
59 result.push_back({"r0", ARM_REG_R0});
60 result.push_back({"r1", ARM_REG_R1});
61 result.push_back({"r2", ARM_REG_R2});
62 result.push_back({"r3", ARM_REG_R3});
63 result.push_back({"r4", ARM_REG_R4});
64 result.push_back({"r5", ARM_REG_R5});
65 result.push_back({"r6", ARM_REG_R6});
66 result.push_back({"r7", ARM_REG_R7});
67 result.push_back({"r8", ARM_REG_R8});
68 result.push_back({"r9", ARM_REG_R9});
69 result.push_back({"r10", ARM_REG_R10});
70 result.push_back({"r11", ARM_REG_R11});
71 result.push_back({"ip", ARM_REG_R12});
72 result.push_back({"sp", ARM_REG_SP});
73 result.push_back({"lr", ARM_REG_LR});
74 result.push_back({"pc", ARM_REG_PC});
75 return result;
76}
77
78template<>
79std::vector<Register> ExpectedRegisters<RegsArm64>() {
80 std::vector<Register> result;
81 result.push_back({"x0", ARM64_REG_R0});
82 result.push_back({"x1", ARM64_REG_R1});
83 result.push_back({"x2", ARM64_REG_R2});
84 result.push_back({"x3", ARM64_REG_R3});
85 result.push_back({"x4", ARM64_REG_R4});
86 result.push_back({"x5", ARM64_REG_R5});
87 result.push_back({"x6", ARM64_REG_R6});
88 result.push_back({"x7", ARM64_REG_R7});
89 result.push_back({"x8", ARM64_REG_R8});
90 result.push_back({"x9", ARM64_REG_R9});
91 result.push_back({"x10", ARM64_REG_R10});
92 result.push_back({"x11", ARM64_REG_R11});
93 result.push_back({"x12", ARM64_REG_R12});
94 result.push_back({"x13", ARM64_REG_R13});
95 result.push_back({"x14", ARM64_REG_R14});
96 result.push_back({"x15", ARM64_REG_R15});
97 result.push_back({"x16", ARM64_REG_R16});
98 result.push_back({"x17", ARM64_REG_R17});
99 result.push_back({"x18", ARM64_REG_R18});
100 result.push_back({"x19", ARM64_REG_R19});
101 result.push_back({"x20", ARM64_REG_R20});
102 result.push_back({"x21", ARM64_REG_R21});
103 result.push_back({"x22", ARM64_REG_R22});
104 result.push_back({"x23", ARM64_REG_R23});
105 result.push_back({"x24", ARM64_REG_R24});
106 result.push_back({"x25", ARM64_REG_R25});
107 result.push_back({"x26", ARM64_REG_R26});
108 result.push_back({"x27", ARM64_REG_R27});
109 result.push_back({"x28", ARM64_REG_R28});
110 result.push_back({"x29", ARM64_REG_R29});
111 result.push_back({"sp", ARM64_REG_SP});
112 result.push_back({"lr", ARM64_REG_LR});
113 result.push_back({"pc", ARM64_REG_PC});
114 return result;
115}
116
117template<>
118std::vector<Register> ExpectedRegisters<RegsX86>() {
119 std::vector<Register> result;
120 result.push_back({"eax", X86_REG_EAX});
121 result.push_back({"ebx", X86_REG_EBX});
122 result.push_back({"ecx", X86_REG_ECX});
123 result.push_back({"edx", X86_REG_EDX});
124 result.push_back({"ebp", X86_REG_EBP});
125 result.push_back({"edi", X86_REG_EDI});
126 result.push_back({"esi", X86_REG_ESI});
127 result.push_back({"esp", X86_REG_ESP});
128 result.push_back({"eip", X86_REG_EIP});
129 return result;
130}
131
132template<>
133std::vector<Register> ExpectedRegisters<RegsX86_64>() {
134 std::vector<Register> result;
135 result.push_back({"rax", X86_64_REG_RAX});
136 result.push_back({"rbx", X86_64_REG_RBX});
137 result.push_back({"rcx", X86_64_REG_RCX});
138 result.push_back({"rdx", X86_64_REG_RDX});
139 result.push_back({"r8", X86_64_REG_R8});
140 result.push_back({"r9", X86_64_REG_R9});
141 result.push_back({"r10", X86_64_REG_R10});
142 result.push_back({"r11", X86_64_REG_R11});
143 result.push_back({"r12", X86_64_REG_R12});
144 result.push_back({"r13", X86_64_REG_R13});
145 result.push_back({"r14", X86_64_REG_R14});
146 result.push_back({"r15", X86_64_REG_R15});
147 result.push_back({"rdi", X86_64_REG_RDI});
148 result.push_back({"rsi", X86_64_REG_RSI});
149 result.push_back({"rbp", X86_64_REG_RBP});
150 result.push_back({"rsp", X86_64_REG_RSP});
151 result.push_back({"rip", X86_64_REG_RIP});
152 return result;
153}
154
155using RegTypes = ::testing::Types<RegsArm, RegsArm64, RegsX86, RegsX86_64>;
156TYPED_TEST_CASE(RegsIterateTest, RegTypes);
157
158TYPED_TEST(RegsIterateTest, iterate) {
159 std::vector<Register> expected = ExpectedRegisters<TypeParam>();
160 TypeParam regs;
161 for (const auto& reg : expected) {
162 regs[reg.offset] = reg.offset;
163 }
164
165 std::vector<Register> actual;
166 regs.IterateRegisters([&actual](const char* name, uint64_t value) {
167 actual.push_back({name, value});
168 });
169
170 ASSERT_EQ(expected, actual);
171}
172
173} // namespace unwindstack