blob: 3f848909b46537d86749c11cb8c2c52f86bd8772 [file] [log] [blame]
Christopher Ferris723cf9b2017-01-19 20:08:48 -08001/*
2 * Copyright (C) 2017 The Android Open Source Project
3 *
4 * Licensed under the Apache License, Version 2.0 (the "License");
5 * you may not use this file except in compliance with the License.
6 * You may obtain a copy of the License at
7 *
8 * http://www.apache.org/licenses/LICENSE-2.0
9 *
10 * Unless required by applicable law or agreed to in writing, software
11 * distributed under the License is distributed on an "AS IS" BASIS,
12 * WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
13 * See the License for the specific language governing permissions and
14 * limitations under the License.
15 */
16
17#include <stdint.h>
18
19#include <gtest/gtest.h>
20
Christopher Ferrisd226a512017-07-14 10:37:19 -070021#include <unwindstack/Elf.h>
22#include <unwindstack/ElfInterface.h>
23#include <unwindstack/MapInfo.h>
Christopher Ferrisd06001d2017-11-30 18:56:01 -080024#include <unwindstack/RegsArm.h>
25#include <unwindstack/RegsArm64.h>
26#include <unwindstack/RegsX86.h>
27#include <unwindstack/RegsX86_64.h>
Douglas Leung61b1a1a2017-11-08 10:53:53 +010028#include <unwindstack/RegsMips.h>
29#include <unwindstack/RegsMips64.h>
Christopher Ferris723cf9b2017-01-19 20:08:48 -080030
Christopher Ferrisf6f691b2017-09-25 19:23:07 -070031#include "ElfFake.h"
Christopher Ferris3958f802017-02-01 15:44:40 -080032#include "MemoryFake.h"
Christopher Ferrisf6f691b2017-09-25 19:23:07 -070033#include "RegsFake.h"
Christopher Ferris723cf9b2017-01-19 20:08:48 -080034
Christopher Ferrisd226a512017-07-14 10:37:19 -070035namespace unwindstack {
36
Christopher Ferris3958f802017-02-01 15:44:40 -080037class RegsTest : public ::testing::Test {
38 protected:
39 void SetUp() override {
40 memory_ = new MemoryFake;
41 elf_.reset(new ElfFake(memory_));
42 elf_interface_ = new ElfInterfaceFake(elf_->memory());
Christopher Ferrisf6f691b2017-09-25 19:23:07 -070043 elf_->FakeSetInterface(elf_interface_);
Christopher Ferris723cf9b2017-01-19 20:08:48 -080044 }
45
Christopher Ferris3958f802017-02-01 15:44:40 -080046 ElfInterfaceFake* elf_interface_;
47 MemoryFake* memory_;
48 std::unique_ptr<ElfFake> elf_;
49};
50
51TEST_F(RegsTest, regs32) {
Christopher Ferrisf6f691b2017-09-25 19:23:07 -070052 RegsImplFake<uint32_t> regs32(50, 10);
Christopher Ferris3958f802017-02-01 15:44:40 -080053 ASSERT_EQ(50U, regs32.total_regs());
54 ASSERT_EQ(10U, regs32.sp_reg());
55
56 uint32_t* raw = reinterpret_cast<uint32_t*>(regs32.RawData());
57 for (size_t i = 0; i < 50; i++) {
58 raw[i] = 0xf0000000 + i;
59 }
60 regs32.set_pc(0xf0120340);
61 regs32.set_sp(0xa0ab0cd0);
62
63 for (size_t i = 0; i < 50; i++) {
64 ASSERT_EQ(0xf0000000U + i, regs32[i]) << "Failed comparing register " << i;
65 }
66
67 ASSERT_EQ(0xf0120340U, regs32.pc());
68 ASSERT_EQ(0xa0ab0cd0U, regs32.sp());
69
70 regs32[32] = 10;
71 ASSERT_EQ(10U, regs32[32]);
Christopher Ferris723cf9b2017-01-19 20:08:48 -080072}
73
74TEST_F(RegsTest, regs64) {
Christopher Ferrisf6f691b2017-09-25 19:23:07 -070075 RegsImplFake<uint64_t> regs64(30, 12);
Christopher Ferris723cf9b2017-01-19 20:08:48 -080076 ASSERT_EQ(30U, regs64.total_regs());
Christopher Ferris3958f802017-02-01 15:44:40 -080077 ASSERT_EQ(12U, regs64.sp_reg());
Christopher Ferris723cf9b2017-01-19 20:08:48 -080078
Christopher Ferris3958f802017-02-01 15:44:40 -080079 uint64_t* raw = reinterpret_cast<uint64_t*>(regs64.RawData());
Christopher Ferris723cf9b2017-01-19 20:08:48 -080080 for (size_t i = 0; i < 30; i++) {
81 raw[i] = 0xf123456780000000UL + i;
82 }
Christopher Ferris3958f802017-02-01 15:44:40 -080083 regs64.set_pc(0xf123456780102030UL);
84 regs64.set_sp(0xa123456780a0b0c0UL);
Christopher Ferris723cf9b2017-01-19 20:08:48 -080085
Christopher Ferris3958f802017-02-01 15:44:40 -080086 for (size_t i = 0; i < 30; i++) {
87 ASSERT_EQ(0xf123456780000000U + i, regs64[i]) << "Failed reading register " << i;
88 }
Christopher Ferris723cf9b2017-01-19 20:08:48 -080089
Christopher Ferris3958f802017-02-01 15:44:40 -080090 ASSERT_EQ(0xf123456780102030UL, regs64.pc());
91 ASSERT_EQ(0xa123456780a0b0c0UL, regs64.sp());
92
Christopher Ferris723cf9b2017-01-19 20:08:48 -080093 regs64[8] = 10;
94 ASSERT_EQ(10U, regs64[8]);
Christopher Ferris3958f802017-02-01 15:44:40 -080095}
Christopher Ferris723cf9b2017-01-19 20:08:48 -080096
Christopher Ferris3958f802017-02-01 15:44:40 -080097TEST_F(RegsTest, rel_pc) {
98 RegsArm64 arm64;
99 ASSERT_EQ(0xcU, arm64.GetAdjustedPc(0x10, elf_.get()));
100 ASSERT_EQ(0x0U, arm64.GetAdjustedPc(0x4, elf_.get()));
101 ASSERT_EQ(0x3U, arm64.GetAdjustedPc(0x3, elf_.get()));
102 ASSERT_EQ(0x2U, arm64.GetAdjustedPc(0x2, elf_.get()));
103 ASSERT_EQ(0x1U, arm64.GetAdjustedPc(0x1, elf_.get()));
104 ASSERT_EQ(0x0U, arm64.GetAdjustedPc(0x0, elf_.get()));
105
106 RegsX86 x86;
107 ASSERT_EQ(0xffU, x86.GetAdjustedPc(0x100, elf_.get()));
108 ASSERT_EQ(0x1U, x86.GetAdjustedPc(0x2, elf_.get()));
109 ASSERT_EQ(0x0U, x86.GetAdjustedPc(0x1, elf_.get()));
110 ASSERT_EQ(0x0U, x86.GetAdjustedPc(0x0, elf_.get()));
111
112 RegsX86_64 x86_64;
113 ASSERT_EQ(0xffU, x86_64.GetAdjustedPc(0x100, elf_.get()));
114 ASSERT_EQ(0x1U, x86_64.GetAdjustedPc(0x2, elf_.get()));
115 ASSERT_EQ(0x0U, x86_64.GetAdjustedPc(0x1, elf_.get()));
116 ASSERT_EQ(0x0U, x86_64.GetAdjustedPc(0x0, elf_.get()));
Douglas Leung61b1a1a2017-11-08 10:53:53 +0100117
118 RegsMips mips;
119 ASSERT_EQ(0x8U, mips.GetAdjustedPc(0x10, elf_.get()));
120 ASSERT_EQ(0x0U, mips.GetAdjustedPc(0x8, elf_.get()));
121 ASSERT_EQ(0x7U, mips.GetAdjustedPc(0x7, elf_.get()));
122 ASSERT_EQ(0x6U, mips.GetAdjustedPc(0x6, elf_.get()));
123 ASSERT_EQ(0x5U, mips.GetAdjustedPc(0x5, elf_.get()));
124 ASSERT_EQ(0x4U, mips.GetAdjustedPc(0x4, elf_.get()));
125 ASSERT_EQ(0x3U, mips.GetAdjustedPc(0x3, elf_.get()));
126 ASSERT_EQ(0x2U, mips.GetAdjustedPc(0x2, elf_.get()));
127 ASSERT_EQ(0x1U, mips.GetAdjustedPc(0x1, elf_.get()));
128 ASSERT_EQ(0x0U, mips.GetAdjustedPc(0x0, elf_.get()));
129
130 RegsMips64 mips64;
131 ASSERT_EQ(0x8U, mips64.GetAdjustedPc(0x10, elf_.get()));
132 ASSERT_EQ(0x0U, mips64.GetAdjustedPc(0x8, elf_.get()));
133 ASSERT_EQ(0x7U, mips64.GetAdjustedPc(0x7, elf_.get()));
134 ASSERT_EQ(0x6U, mips64.GetAdjustedPc(0x6, elf_.get()));
135 ASSERT_EQ(0x5U, mips64.GetAdjustedPc(0x5, elf_.get()));
136 ASSERT_EQ(0x4U, mips64.GetAdjustedPc(0x4, elf_.get()));
137 ASSERT_EQ(0x3U, mips64.GetAdjustedPc(0x3, elf_.get()));
138 ASSERT_EQ(0x2U, mips64.GetAdjustedPc(0x2, elf_.get()));
139 ASSERT_EQ(0x1U, mips64.GetAdjustedPc(0x1, elf_.get()));
140 ASSERT_EQ(0x0U, mips64.GetAdjustedPc(0x0, elf_.get()));
Christopher Ferris3958f802017-02-01 15:44:40 -0800141}
142
143TEST_F(RegsTest, rel_pc_arm) {
144 RegsArm arm;
145
146 // Check fence posts.
Christopher Ferrise69f4702017-10-19 16:08:58 -0700147 elf_->FakeSetLoadBias(0);
Christopher Ferris3958f802017-02-01 15:44:40 -0800148 ASSERT_EQ(3U, arm.GetAdjustedPc(0x5, elf_.get()));
149 ASSERT_EQ(4U, arm.GetAdjustedPc(0x4, elf_.get()));
150 ASSERT_EQ(3U, arm.GetAdjustedPc(0x3, elf_.get()));
151 ASSERT_EQ(2U, arm.GetAdjustedPc(0x2, elf_.get()));
152 ASSERT_EQ(1U, arm.GetAdjustedPc(0x1, elf_.get()));
153 ASSERT_EQ(0U, arm.GetAdjustedPc(0x0, elf_.get()));
154
Christopher Ferrise69f4702017-10-19 16:08:58 -0700155 elf_->FakeSetLoadBias(0x100);
Christopher Ferris3958f802017-02-01 15:44:40 -0800156 ASSERT_EQ(0xffU, arm.GetAdjustedPc(0xff, elf_.get()));
157 ASSERT_EQ(0x103U, arm.GetAdjustedPc(0x105, elf_.get()));
158 ASSERT_EQ(0x104U, arm.GetAdjustedPc(0x104, elf_.get()));
159 ASSERT_EQ(0x103U, arm.GetAdjustedPc(0x103, elf_.get()));
160 ASSERT_EQ(0x102U, arm.GetAdjustedPc(0x102, elf_.get()));
161 ASSERT_EQ(0x101U, arm.GetAdjustedPc(0x101, elf_.get()));
162 ASSERT_EQ(0x100U, arm.GetAdjustedPc(0x100, elf_.get()));
163
164 // Check thumb instructions handling.
Christopher Ferrise69f4702017-10-19 16:08:58 -0700165 elf_->FakeSetLoadBias(0);
Christopher Ferris3958f802017-02-01 15:44:40 -0800166 memory_->SetData32(0x2000, 0);
167 ASSERT_EQ(0x2003U, arm.GetAdjustedPc(0x2005, elf_.get()));
168 memory_->SetData32(0x2000, 0xe000f000);
169 ASSERT_EQ(0x2001U, arm.GetAdjustedPc(0x2005, elf_.get()));
170
Christopher Ferrise69f4702017-10-19 16:08:58 -0700171 elf_->FakeSetLoadBias(0x400);
Christopher Ferris3958f802017-02-01 15:44:40 -0800172 memory_->SetData32(0x2100, 0);
173 ASSERT_EQ(0x2503U, arm.GetAdjustedPc(0x2505, elf_.get()));
174 memory_->SetData32(0x2100, 0xf111f111);
175 ASSERT_EQ(0x2501U, arm.GetAdjustedPc(0x2505, elf_.get()));
176}
177
178TEST_F(RegsTest, elf_invalid) {
Christopher Ferris3958f802017-02-01 15:44:40 -0800179 RegsArm regs_arm;
180 RegsArm64 regs_arm64;
181 RegsX86 regs_x86;
182 RegsX86_64 regs_x86_64;
Douglas Leung61b1a1a2017-11-08 10:53:53 +0100183 RegsMips regs_mips;
184 RegsMips64 regs_mips64;
Christopher Ferrisbe788d82017-11-27 14:50:38 -0800185 MapInfo map_info(0x1000, 0x2000);
186 Elf* invalid_elf = new Elf(new MemoryFake);
187 map_info.elf = invalid_elf;
Christopher Ferris3958f802017-02-01 15:44:40 -0800188
189 regs_arm.set_pc(0x1500);
Christopher Ferrisbe788d82017-11-27 14:50:38 -0800190 EXPECT_EQ(0x500U, invalid_elf->GetRelPc(regs_arm.pc(), &map_info));
191 EXPECT_EQ(0x500U, regs_arm.GetAdjustedPc(0x500U, invalid_elf));
Christopher Ferris3958f802017-02-01 15:44:40 -0800192
193 regs_arm64.set_pc(0x1600);
Christopher Ferrisbe788d82017-11-27 14:50:38 -0800194 EXPECT_EQ(0x600U, invalid_elf->GetRelPc(regs_arm64.pc(), &map_info));
195 EXPECT_EQ(0x600U, regs_arm64.GetAdjustedPc(0x600U, invalid_elf));
Christopher Ferris3958f802017-02-01 15:44:40 -0800196
197 regs_x86.set_pc(0x1700);
Christopher Ferrisbe788d82017-11-27 14:50:38 -0800198 EXPECT_EQ(0x700U, invalid_elf->GetRelPc(regs_x86.pc(), &map_info));
199 EXPECT_EQ(0x700U, regs_x86.GetAdjustedPc(0x700U, invalid_elf));
Christopher Ferris3958f802017-02-01 15:44:40 -0800200
201 regs_x86_64.set_pc(0x1800);
Christopher Ferrisbe788d82017-11-27 14:50:38 -0800202 EXPECT_EQ(0x800U, invalid_elf->GetRelPc(regs_x86_64.pc(), &map_info));
203 EXPECT_EQ(0x800U, regs_x86_64.GetAdjustedPc(0x800U, invalid_elf));
Douglas Leung61b1a1a2017-11-08 10:53:53 +0100204
205 regs_mips.set_pc(0x1900);
206 EXPECT_EQ(0x900U, invalid_elf->GetRelPc(regs_mips.pc(), &map_info));
207 EXPECT_EQ(0x900U, regs_mips.GetAdjustedPc(0x900U, invalid_elf));
208
209 regs_mips64.set_pc(0x1a00);
210 EXPECT_EQ(0xa00U, invalid_elf->GetRelPc(regs_mips64.pc(), &map_info));
211 EXPECT_EQ(0xa00U, regs_mips64.GetAdjustedPc(0xa00U, invalid_elf));
Christopher Ferris723cf9b2017-01-19 20:08:48 -0800212}
Christopher Ferris2a25c4a2017-07-07 16:35:48 -0700213
214TEST_F(RegsTest, arm_set_from_raw) {
215 RegsArm arm;
216 uint32_t* regs = reinterpret_cast<uint32_t*>(arm.RawData());
217 regs[13] = 0x100;
218 regs[15] = 0x200;
219 arm.SetFromRaw();
220 EXPECT_EQ(0x100U, arm.sp());
221 EXPECT_EQ(0x200U, arm.pc());
222}
223
224TEST_F(RegsTest, arm64_set_from_raw) {
225 RegsArm64 arm64;
226 uint64_t* regs = reinterpret_cast<uint64_t*>(arm64.RawData());
227 regs[31] = 0xb100000000ULL;
228 regs[32] = 0xc200000000ULL;
229 arm64.SetFromRaw();
230 EXPECT_EQ(0xb100000000U, arm64.sp());
231 EXPECT_EQ(0xc200000000U, arm64.pc());
232}
233
234TEST_F(RegsTest, x86_set_from_raw) {
235 RegsX86 x86;
236 uint32_t* regs = reinterpret_cast<uint32_t*>(x86.RawData());
237 regs[4] = 0x23450000;
238 regs[8] = 0xabcd0000;
239 x86.SetFromRaw();
240 EXPECT_EQ(0x23450000U, x86.sp());
241 EXPECT_EQ(0xabcd0000U, x86.pc());
242}
243
244TEST_F(RegsTest, x86_64_set_from_raw) {
245 RegsX86_64 x86_64;
246 uint64_t* regs = reinterpret_cast<uint64_t*>(x86_64.RawData());
247 regs[7] = 0x1200000000ULL;
248 regs[16] = 0x4900000000ULL;
249 x86_64.SetFromRaw();
250 EXPECT_EQ(0x1200000000U, x86_64.sp());
251 EXPECT_EQ(0x4900000000U, x86_64.pc());
252}
Christopher Ferrisd226a512017-07-14 10:37:19 -0700253
Douglas Leung61b1a1a2017-11-08 10:53:53 +0100254TEST_F(RegsTest, mips_set_from_raw) {
255 RegsMips mips;
256 uint32_t* regs = reinterpret_cast<uint32_t*>(mips.RawData());
257 regs[29] = 0x100;
258 regs[32] = 0x200;
259 mips.SetFromRaw();
260 EXPECT_EQ(0x100U, mips.sp());
261 EXPECT_EQ(0x200U, mips.pc());
262}
263
264TEST_F(RegsTest, mips64_set_from_raw) {
265 RegsMips64 mips64;
266 uint64_t* regs = reinterpret_cast<uint64_t*>(mips64.RawData());
267 regs[29] = 0xb100000000ULL;
268 regs[32] = 0xc200000000ULL;
269 mips64.SetFromRaw();
270 EXPECT_EQ(0xb100000000U, mips64.sp());
271 EXPECT_EQ(0xc200000000U, mips64.pc());
272}
273
Christopher Ferrisd06001d2017-11-30 18:56:01 -0800274TEST_F(RegsTest, machine_type) {
275 RegsArm arm_regs;
276 EXPECT_EQ(ARCH_ARM, arm_regs.Arch());
277
278 RegsArm64 arm64_regs;
279 EXPECT_EQ(ARCH_ARM64, arm64_regs.Arch());
280
281 RegsX86 x86_regs;
282 EXPECT_EQ(ARCH_X86, x86_regs.Arch());
283
284 RegsX86_64 x86_64_regs;
285 EXPECT_EQ(ARCH_X86_64, x86_64_regs.Arch());
Douglas Leung61b1a1a2017-11-08 10:53:53 +0100286
287 RegsMips mips_regs;
288 EXPECT_EQ(ARCH_MIPS, mips_regs.Arch());
289
290 RegsMips64 mips64_regs;
291 EXPECT_EQ(ARCH_MIPS64, mips64_regs.Arch());
Christopher Ferrisd06001d2017-11-30 18:56:01 -0800292}
293
Christopher Ferrisd226a512017-07-14 10:37:19 -0700294} // namespace unwindstack