blob: e845c8cd885583c6c66eb8c61ec6826acdcff3ec [file] [log] [blame]
Ben Cheng655a7c02013-10-16 16:09:24 -07001/****************************************************************************
2 ****************************************************************************
3 ***
4 *** This header was automatically generated from a Linux kernel header
5 *** of the same name, to make information necessary for userspace to
6 *** call into the kernel available to libc. It contains only constants,
7 *** structures, and macros generated from the original header, and thus,
8 *** contains no copyrightable information.
9 ***
10 *** To edit the content of this header, modify the corresponding
11 *** source file (e.g. under external/kernel-headers/original/) then
12 *** run bionic/libc/kernel/tools/update_all.py
13 ***
14 *** Any manual change here will be lost the next time this script will
15 *** be run. You've been warned!
16 ***
17 ****************************************************************************
18 ****************************************************************************/
19#ifndef DRM_FOURCC_H
20#define DRM_FOURCC_H
Christopher Ferris106b3a82016-08-24 12:15:38 -070021#include "drm.h"
22#ifdef __cplusplus
Christopher Ferris48fe0ae2019-01-10 15:59:33 -080023extern "C" {
Christopher Ferris106b3a82016-08-24 12:15:38 -070024#endif
25#define fourcc_code(a,b,c,d) ((__u32) (a) | ((__u32) (b) << 8) | ((__u32) (c) << 16) | ((__u32) (d) << 24))
Christopher Ferrisd32ca142020-02-04 16:16:51 -080026#define DRM_FORMAT_BIG_ENDIAN (1U << 31)
Christopher Ferris86a48372019-01-10 14:14:59 -080027#define DRM_FORMAT_INVALID 0
Ben Cheng655a7c02013-10-16 16:09:24 -070028#define DRM_FORMAT_C8 fourcc_code('C', '8', ' ', ' ')
Christopher Ferris05d08e92016-02-04 13:16:38 -080029#define DRM_FORMAT_R8 fourcc_code('R', '8', ' ', ' ')
Christopher Ferrisa4792612022-01-10 13:51:15 -080030#define DRM_FORMAT_R10 fourcc_code('R', '1', '0', ' ')
31#define DRM_FORMAT_R12 fourcc_code('R', '1', '2', ' ')
Christopher Ferris525ce912017-07-26 13:12:53 -070032#define DRM_FORMAT_R16 fourcc_code('R', '1', '6', ' ')
Christopher Ferris05d08e92016-02-04 13:16:38 -080033#define DRM_FORMAT_RG88 fourcc_code('R', 'G', '8', '8')
Christopher Ferris05d08e92016-02-04 13:16:38 -080034#define DRM_FORMAT_GR88 fourcc_code('G', 'R', '8', '8')
Christopher Ferris525ce912017-07-26 13:12:53 -070035#define DRM_FORMAT_RG1616 fourcc_code('R', 'G', '3', '2')
36#define DRM_FORMAT_GR1616 fourcc_code('G', 'R', '3', '2')
Ben Cheng655a7c02013-10-16 16:09:24 -070037#define DRM_FORMAT_RGB332 fourcc_code('R', 'G', 'B', '8')
38#define DRM_FORMAT_BGR233 fourcc_code('B', 'G', 'R', '8')
Ben Cheng655a7c02013-10-16 16:09:24 -070039#define DRM_FORMAT_XRGB4444 fourcc_code('X', 'R', '1', '2')
40#define DRM_FORMAT_XBGR4444 fourcc_code('X', 'B', '1', '2')
41#define DRM_FORMAT_RGBX4444 fourcc_code('R', 'X', '1', '2')
42#define DRM_FORMAT_BGRX4444 fourcc_code('B', 'X', '1', '2')
Ben Cheng655a7c02013-10-16 16:09:24 -070043#define DRM_FORMAT_ARGB4444 fourcc_code('A', 'R', '1', '2')
44#define DRM_FORMAT_ABGR4444 fourcc_code('A', 'B', '1', '2')
45#define DRM_FORMAT_RGBA4444 fourcc_code('R', 'A', '1', '2')
46#define DRM_FORMAT_BGRA4444 fourcc_code('B', 'A', '1', '2')
Ben Cheng655a7c02013-10-16 16:09:24 -070047#define DRM_FORMAT_XRGB1555 fourcc_code('X', 'R', '1', '5')
48#define DRM_FORMAT_XBGR1555 fourcc_code('X', 'B', '1', '5')
49#define DRM_FORMAT_RGBX5551 fourcc_code('R', 'X', '1', '5')
50#define DRM_FORMAT_BGRX5551 fourcc_code('B', 'X', '1', '5')
Ben Cheng655a7c02013-10-16 16:09:24 -070051#define DRM_FORMAT_ARGB1555 fourcc_code('A', 'R', '1', '5')
52#define DRM_FORMAT_ABGR1555 fourcc_code('A', 'B', '1', '5')
53#define DRM_FORMAT_RGBA5551 fourcc_code('R', 'A', '1', '5')
54#define DRM_FORMAT_BGRA5551 fourcc_code('B', 'A', '1', '5')
Ben Cheng655a7c02013-10-16 16:09:24 -070055#define DRM_FORMAT_RGB565 fourcc_code('R', 'G', '1', '6')
56#define DRM_FORMAT_BGR565 fourcc_code('B', 'G', '1', '6')
57#define DRM_FORMAT_RGB888 fourcc_code('R', 'G', '2', '4')
58#define DRM_FORMAT_BGR888 fourcc_code('B', 'G', '2', '4')
Ben Cheng655a7c02013-10-16 16:09:24 -070059#define DRM_FORMAT_XRGB8888 fourcc_code('X', 'R', '2', '4')
60#define DRM_FORMAT_XBGR8888 fourcc_code('X', 'B', '2', '4')
61#define DRM_FORMAT_RGBX8888 fourcc_code('R', 'X', '2', '4')
62#define DRM_FORMAT_BGRX8888 fourcc_code('B', 'X', '2', '4')
Ben Cheng655a7c02013-10-16 16:09:24 -070063#define DRM_FORMAT_ARGB8888 fourcc_code('A', 'R', '2', '4')
64#define DRM_FORMAT_ABGR8888 fourcc_code('A', 'B', '2', '4')
65#define DRM_FORMAT_RGBA8888 fourcc_code('R', 'A', '2', '4')
66#define DRM_FORMAT_BGRA8888 fourcc_code('B', 'A', '2', '4')
Ben Cheng655a7c02013-10-16 16:09:24 -070067#define DRM_FORMAT_XRGB2101010 fourcc_code('X', 'R', '3', '0')
68#define DRM_FORMAT_XBGR2101010 fourcc_code('X', 'B', '3', '0')
69#define DRM_FORMAT_RGBX1010102 fourcc_code('R', 'X', '3', '0')
70#define DRM_FORMAT_BGRX1010102 fourcc_code('B', 'X', '3', '0')
Ben Cheng655a7c02013-10-16 16:09:24 -070071#define DRM_FORMAT_ARGB2101010 fourcc_code('A', 'R', '3', '0')
72#define DRM_FORMAT_ABGR2101010 fourcc_code('A', 'B', '3', '0')
73#define DRM_FORMAT_RGBA1010102 fourcc_code('R', 'A', '3', '0')
74#define DRM_FORMAT_BGRA1010102 fourcc_code('B', 'A', '3', '0')
Christopher Ferris3a39c0b2021-09-02 00:03:38 +000075#define DRM_FORMAT_XRGB16161616 fourcc_code('X', 'R', '4', '8')
76#define DRM_FORMAT_XBGR16161616 fourcc_code('X', 'B', '4', '8')
77#define DRM_FORMAT_ARGB16161616 fourcc_code('A', 'R', '4', '8')
78#define DRM_FORMAT_ABGR16161616 fourcc_code('A', 'B', '4', '8')
Christopher Ferrisaeddbcf2019-07-08 12:45:46 -070079#define DRM_FORMAT_XRGB16161616F fourcc_code('X', 'R', '4', 'H')
80#define DRM_FORMAT_XBGR16161616F fourcc_code('X', 'B', '4', 'H')
81#define DRM_FORMAT_ARGB16161616F fourcc_code('A', 'R', '4', 'H')
82#define DRM_FORMAT_ABGR16161616F fourcc_code('A', 'B', '4', 'H')
Christopher Ferris05667cd2021-02-16 16:01:34 -080083#define DRM_FORMAT_AXBXGXRX106106106106 fourcc_code('A', 'B', '1', '0')
Ben Cheng655a7c02013-10-16 16:09:24 -070084#define DRM_FORMAT_YUYV fourcc_code('Y', 'U', 'Y', 'V')
85#define DRM_FORMAT_YVYU fourcc_code('Y', 'V', 'Y', 'U')
86#define DRM_FORMAT_UYVY fourcc_code('U', 'Y', 'V', 'Y')
87#define DRM_FORMAT_VYUY fourcc_code('V', 'Y', 'U', 'Y')
Ben Cheng655a7c02013-10-16 16:09:24 -070088#define DRM_FORMAT_AYUV fourcc_code('A', 'Y', 'U', 'V')
Christopher Ferrisd842e432019-03-07 10:21:59 -080089#define DRM_FORMAT_XYUV8888 fourcc_code('X', 'Y', 'U', 'V')
Christopher Ferrisaeddbcf2019-07-08 12:45:46 -070090#define DRM_FORMAT_VUY888 fourcc_code('V', 'U', '2', '4')
91#define DRM_FORMAT_VUY101010 fourcc_code('V', 'U', '3', '0')
92#define DRM_FORMAT_Y210 fourcc_code('Y', '2', '1', '0')
93#define DRM_FORMAT_Y212 fourcc_code('Y', '2', '1', '2')
94#define DRM_FORMAT_Y216 fourcc_code('Y', '2', '1', '6')
95#define DRM_FORMAT_Y410 fourcc_code('Y', '4', '1', '0')
96#define DRM_FORMAT_Y412 fourcc_code('Y', '4', '1', '2')
97#define DRM_FORMAT_Y416 fourcc_code('Y', '4', '1', '6')
98#define DRM_FORMAT_XVYU2101010 fourcc_code('X', 'V', '3', '0')
99#define DRM_FORMAT_XVYU12_16161616 fourcc_code('X', 'V', '3', '6')
100#define DRM_FORMAT_XVYU16161616 fourcc_code('X', 'V', '4', '8')
Christopher Ferrisd842e432019-03-07 10:21:59 -0800101#define DRM_FORMAT_Y0L0 fourcc_code('Y', '0', 'L', '0')
102#define DRM_FORMAT_X0L0 fourcc_code('X', '0', 'L', '0')
103#define DRM_FORMAT_Y0L2 fourcc_code('Y', '0', 'L', '2')
104#define DRM_FORMAT_X0L2 fourcc_code('X', '0', 'L', '2')
Christopher Ferrisaeddbcf2019-07-08 12:45:46 -0700105#define DRM_FORMAT_YUV420_8BIT fourcc_code('Y', 'U', '0', '8')
106#define DRM_FORMAT_YUV420_10BIT fourcc_code('Y', 'U', '1', '0')
Christopher Ferris525ce912017-07-26 13:12:53 -0700107#define DRM_FORMAT_XRGB8888_A8 fourcc_code('X', 'R', 'A', '8')
108#define DRM_FORMAT_XBGR8888_A8 fourcc_code('X', 'B', 'A', '8')
109#define DRM_FORMAT_RGBX8888_A8 fourcc_code('R', 'X', 'A', '8')
110#define DRM_FORMAT_BGRX8888_A8 fourcc_code('B', 'X', 'A', '8')
111#define DRM_FORMAT_RGB888_A8 fourcc_code('R', '8', 'A', '8')
112#define DRM_FORMAT_BGR888_A8 fourcc_code('B', '8', 'A', '8')
113#define DRM_FORMAT_RGB565_A8 fourcc_code('R', '5', 'A', '8')
114#define DRM_FORMAT_BGR565_A8 fourcc_code('B', '5', 'A', '8')
Ben Cheng655a7c02013-10-16 16:09:24 -0700115#define DRM_FORMAT_NV12 fourcc_code('N', 'V', '1', '2')
116#define DRM_FORMAT_NV21 fourcc_code('N', 'V', '2', '1')
117#define DRM_FORMAT_NV16 fourcc_code('N', 'V', '1', '6')
Ben Cheng655a7c02013-10-16 16:09:24 -0700118#define DRM_FORMAT_NV61 fourcc_code('N', 'V', '6', '1')
119#define DRM_FORMAT_NV24 fourcc_code('N', 'V', '2', '4')
120#define DRM_FORMAT_NV42 fourcc_code('N', 'V', '4', '2')
Christopher Ferris25c18d42020-10-14 17:42:58 -0700121#define DRM_FORMAT_NV15 fourcc_code('N', 'V', '1', '5')
Christopher Ferrisaeddbcf2019-07-08 12:45:46 -0700122#define DRM_FORMAT_P210 fourcc_code('P', '2', '1', '0')
Christopher Ferris24f97eb2019-05-20 12:58:13 -0700123#define DRM_FORMAT_P010 fourcc_code('P', '0', '1', '0')
124#define DRM_FORMAT_P012 fourcc_code('P', '0', '1', '2')
125#define DRM_FORMAT_P016 fourcc_code('P', '0', '1', '6')
Christopher Ferris1ed55342022-03-22 16:06:25 -0700126#define DRM_FORMAT_P030 fourcc_code('P', '0', '3', '0')
Christopher Ferris25c18d42020-10-14 17:42:58 -0700127#define DRM_FORMAT_Q410 fourcc_code('Q', '4', '1', '0')
128#define DRM_FORMAT_Q401 fourcc_code('Q', '4', '0', '1')
Ben Cheng655a7c02013-10-16 16:09:24 -0700129#define DRM_FORMAT_YUV410 fourcc_code('Y', 'U', 'V', '9')
130#define DRM_FORMAT_YVU410 fourcc_code('Y', 'V', 'U', '9')
131#define DRM_FORMAT_YUV411 fourcc_code('Y', 'U', '1', '1')
132#define DRM_FORMAT_YVU411 fourcc_code('Y', 'V', '1', '1')
Ben Cheng655a7c02013-10-16 16:09:24 -0700133#define DRM_FORMAT_YUV420 fourcc_code('Y', 'U', '1', '2')
134#define DRM_FORMAT_YVU420 fourcc_code('Y', 'V', '1', '2')
135#define DRM_FORMAT_YUV422 fourcc_code('Y', 'U', '1', '6')
136#define DRM_FORMAT_YVU422 fourcc_code('Y', 'V', '1', '6')
Ben Cheng655a7c02013-10-16 16:09:24 -0700137#define DRM_FORMAT_YUV444 fourcc_code('Y', 'U', '2', '4')
138#define DRM_FORMAT_YVU444 fourcc_code('Y', 'V', '2', '4')
Christopher Ferris525ce912017-07-26 13:12:53 -0700139#define DRM_FORMAT_MOD_VENDOR_NONE 0
Christopher Ferris05d08e92016-02-04 13:16:38 -0800140#define DRM_FORMAT_MOD_VENDOR_INTEL 0x01
141#define DRM_FORMAT_MOD_VENDOR_AMD 0x02
Christopher Ferris76a1d452018-06-27 14:12:29 -0700142#define DRM_FORMAT_MOD_VENDOR_NVIDIA 0x03
Christopher Ferris05d08e92016-02-04 13:16:38 -0800143#define DRM_FORMAT_MOD_VENDOR_SAMSUNG 0x04
144#define DRM_FORMAT_MOD_VENDOR_QCOM 0x05
Christopher Ferris525ce912017-07-26 13:12:53 -0700145#define DRM_FORMAT_MOD_VENDOR_VIVANTE 0x06
Christopher Ferris1308ad32017-11-14 17:32:13 -0800146#define DRM_FORMAT_MOD_VENDOR_BROADCOM 0x07
Christopher Ferris9ce28842018-10-25 12:11:39 -0700147#define DRM_FORMAT_MOD_VENDOR_ARM 0x08
Christopher Ferris24f97eb2019-05-20 12:58:13 -0700148#define DRM_FORMAT_MOD_VENDOR_ALLWINNER 0x09
Christopher Ferris25c18d42020-10-14 17:42:58 -0700149#define DRM_FORMAT_MOD_VENDOR_AMLOGIC 0x0a
Christopher Ferris1308ad32017-11-14 17:32:13 -0800150#define DRM_FORMAT_RESERVED ((1ULL << 56) - 1)
Christopher Ferrisa4792612022-01-10 13:51:15 -0800151#define fourcc_mod_get_vendor(modifier) (((modifier) >> 56) & 0xff)
152#define fourcc_mod_is_vendor(modifier,vendor) (fourcc_mod_get_vendor(modifier) == DRM_FORMAT_MOD_VENDOR_ ##vendor)
Christopher Ferris76a1d452018-06-27 14:12:29 -0700153#define fourcc_mod_code(vendor,val) ((((__u64) DRM_FORMAT_MOD_VENDOR_ ##vendor) << 56) | ((val) & 0x00ffffffffffffffULL))
Christopher Ferris25c18d42020-10-14 17:42:58 -0700154#define DRM_FORMAT_MOD_GENERIC_16_16_TILE DRM_FORMAT_MOD_SAMSUNG_16_16_TILE
Christopher Ferris1308ad32017-11-14 17:32:13 -0800155#define DRM_FORMAT_MOD_INVALID fourcc_mod_code(NONE, DRM_FORMAT_RESERVED)
Christopher Ferris525ce912017-07-26 13:12:53 -0700156#define DRM_FORMAT_MOD_LINEAR fourcc_mod_code(NONE, 0)
Christopher Ferris05667cd2021-02-16 16:01:34 -0800157#define DRM_FORMAT_MOD_NONE 0
Christopher Ferris05d08e92016-02-04 13:16:38 -0800158#define I915_FORMAT_MOD_X_TILED fourcc_mod_code(INTEL, 1)
Christopher Ferris05d08e92016-02-04 13:16:38 -0800159#define I915_FORMAT_MOD_Y_TILED fourcc_mod_code(INTEL, 2)
160#define I915_FORMAT_MOD_Yf_TILED fourcc_mod_code(INTEL, 3)
Christopher Ferris1308ad32017-11-14 17:32:13 -0800161#define I915_FORMAT_MOD_Y_TILED_CCS fourcc_mod_code(INTEL, 4)
162#define I915_FORMAT_MOD_Yf_TILED_CCS fourcc_mod_code(INTEL, 5)
Christopher Ferrisbb9fcb42020-04-06 11:38:04 -0700163#define I915_FORMAT_MOD_Y_TILED_GEN12_RC_CCS fourcc_mod_code(INTEL, 6)
164#define I915_FORMAT_MOD_Y_TILED_GEN12_MC_CCS fourcc_mod_code(INTEL, 7)
Christopher Ferrisa9750ed2021-05-03 14:02:49 -0700165#define I915_FORMAT_MOD_Y_TILED_GEN12_RC_CCS_CC fourcc_mod_code(INTEL, 8)
Christopher Ferris05d08e92016-02-04 13:16:38 -0800166#define DRM_FORMAT_MOD_SAMSUNG_64_32_TILE fourcc_mod_code(SAMSUNG, 1)
Christopher Ferris86a48372019-01-10 14:14:59 -0800167#define DRM_FORMAT_MOD_SAMSUNG_16_16_TILE fourcc_mod_code(SAMSUNG, 2)
Christopher Ferris9ce28842018-10-25 12:11:39 -0700168#define DRM_FORMAT_MOD_QCOM_COMPRESSED fourcc_mod_code(QCOM, 1)
Christopher Ferris525ce912017-07-26 13:12:53 -0700169#define DRM_FORMAT_MOD_VIVANTE_TILED fourcc_mod_code(VIVANTE, 1)
170#define DRM_FORMAT_MOD_VIVANTE_SUPER_TILED fourcc_mod_code(VIVANTE, 2)
171#define DRM_FORMAT_MOD_VIVANTE_SPLIT_TILED fourcc_mod_code(VIVANTE, 3)
172#define DRM_FORMAT_MOD_VIVANTE_SPLIT_SUPER_TILED fourcc_mod_code(VIVANTE, 4)
Christopher Ferris76a1d452018-06-27 14:12:29 -0700173#define DRM_FORMAT_MOD_NVIDIA_TEGRA_TILED fourcc_mod_code(NVIDIA, 1)
Christopher Ferris8177cdf2020-08-03 11:53:55 -0700174#define DRM_FORMAT_MOD_NVIDIA_BLOCK_LINEAR_2D(c,s,g,k,h) fourcc_mod_code(NVIDIA, (0x10 | ((h) & 0xf) | (((k) & 0xff) << 12) | (((g) & 0x3) << 20) | (((s) & 0x1) << 22) | (((c) & 0x7) << 23)))
175#define DRM_FORMAT_MOD_NVIDIA_16BX2_BLOCK(v) DRM_FORMAT_MOD_NVIDIA_BLOCK_LINEAR_2D(0, 0, 0, 0, (v))
176#define DRM_FORMAT_MOD_NVIDIA_16BX2_BLOCK_ONE_GOB DRM_FORMAT_MOD_NVIDIA_16BX2_BLOCK(0)
177#define DRM_FORMAT_MOD_NVIDIA_16BX2_BLOCK_TWO_GOB DRM_FORMAT_MOD_NVIDIA_16BX2_BLOCK(1)
178#define DRM_FORMAT_MOD_NVIDIA_16BX2_BLOCK_FOUR_GOB DRM_FORMAT_MOD_NVIDIA_16BX2_BLOCK(2)
179#define DRM_FORMAT_MOD_NVIDIA_16BX2_BLOCK_EIGHT_GOB DRM_FORMAT_MOD_NVIDIA_16BX2_BLOCK(3)
180#define DRM_FORMAT_MOD_NVIDIA_16BX2_BLOCK_SIXTEEN_GOB DRM_FORMAT_MOD_NVIDIA_16BX2_BLOCK(4)
181#define DRM_FORMAT_MOD_NVIDIA_16BX2_BLOCK_THIRTYTWO_GOB DRM_FORMAT_MOD_NVIDIA_16BX2_BLOCK(5)
Christopher Ferris9ce28842018-10-25 12:11:39 -0700182#define __fourcc_mod_broadcom_param_shift 8
183#define __fourcc_mod_broadcom_param_bits 48
184#define fourcc_mod_broadcom_code(val,params) fourcc_mod_code(BROADCOM, ((((__u64) params) << __fourcc_mod_broadcom_param_shift) | val))
185#define fourcc_mod_broadcom_param(m) ((int) (((m) >> __fourcc_mod_broadcom_param_shift) & ((1ULL << __fourcc_mod_broadcom_param_bits) - 1)))
186#define fourcc_mod_broadcom_mod(m) ((m) & ~(((1ULL << __fourcc_mod_broadcom_param_bits) - 1) << __fourcc_mod_broadcom_param_shift))
Christopher Ferris1308ad32017-11-14 17:32:13 -0800187#define DRM_FORMAT_MOD_BROADCOM_VC4_T_TILED fourcc_mod_code(BROADCOM, 1)
Christopher Ferris9ce28842018-10-25 12:11:39 -0700188#define DRM_FORMAT_MOD_BROADCOM_SAND32_COL_HEIGHT(v) fourcc_mod_broadcom_code(2, v)
189#define DRM_FORMAT_MOD_BROADCOM_SAND64_COL_HEIGHT(v) fourcc_mod_broadcom_code(3, v)
190#define DRM_FORMAT_MOD_BROADCOM_SAND128_COL_HEIGHT(v) fourcc_mod_broadcom_code(4, v)
191#define DRM_FORMAT_MOD_BROADCOM_SAND256_COL_HEIGHT(v) fourcc_mod_broadcom_code(5, v)
192#define DRM_FORMAT_MOD_BROADCOM_SAND32 DRM_FORMAT_MOD_BROADCOM_SAND32_COL_HEIGHT(0)
193#define DRM_FORMAT_MOD_BROADCOM_SAND64 DRM_FORMAT_MOD_BROADCOM_SAND64_COL_HEIGHT(0)
194#define DRM_FORMAT_MOD_BROADCOM_SAND128 DRM_FORMAT_MOD_BROADCOM_SAND128_COL_HEIGHT(0)
195#define DRM_FORMAT_MOD_BROADCOM_SAND256 DRM_FORMAT_MOD_BROADCOM_SAND256_COL_HEIGHT(0)
196#define DRM_FORMAT_MOD_BROADCOM_UIF fourcc_mod_code(BROADCOM, 6)
Christopher Ferrisd32ca142020-02-04 16:16:51 -0800197#define DRM_FORMAT_MOD_ARM_CODE(__type,__val) fourcc_mod_code(ARM, ((__u64) (__type) << 52) | ((__val) & 0x000fffffffffffffULL))
198#define DRM_FORMAT_MOD_ARM_TYPE_AFBC 0x00
199#define DRM_FORMAT_MOD_ARM_TYPE_MISC 0x01
200#define DRM_FORMAT_MOD_ARM_AFBC(__afbc_mode) DRM_FORMAT_MOD_ARM_CODE(DRM_FORMAT_MOD_ARM_TYPE_AFBC, __afbc_mode)
Christopher Ferris9ce28842018-10-25 12:11:39 -0700201#define AFBC_FORMAT_MOD_BLOCK_SIZE_MASK 0xf
202#define AFBC_FORMAT_MOD_BLOCK_SIZE_16x16 (1ULL)
203#define AFBC_FORMAT_MOD_BLOCK_SIZE_32x8 (2ULL)
Christopher Ferris24f97eb2019-05-20 12:58:13 -0700204#define AFBC_FORMAT_MOD_BLOCK_SIZE_64x4 (3ULL)
205#define AFBC_FORMAT_MOD_BLOCK_SIZE_32x8_64x4 (4ULL)
Christopher Ferris9ce28842018-10-25 12:11:39 -0700206#define AFBC_FORMAT_MOD_YTR (1ULL << 4)
207#define AFBC_FORMAT_MOD_SPLIT (1ULL << 5)
208#define AFBC_FORMAT_MOD_SPARSE (1ULL << 6)
209#define AFBC_FORMAT_MOD_CBR (1ULL << 7)
210#define AFBC_FORMAT_MOD_TILED (1ULL << 8)
211#define AFBC_FORMAT_MOD_SC (1ULL << 9)
Christopher Ferris24f97eb2019-05-20 12:58:13 -0700212#define AFBC_FORMAT_MOD_DB (1ULL << 10)
213#define AFBC_FORMAT_MOD_BCH (1ULL << 11)
Christopher Ferris25c18d42020-10-14 17:42:58 -0700214#define AFBC_FORMAT_MOD_USM (1ULL << 12)
Christopher Ferris2abfa9e2021-11-01 16:26:06 -0700215#define DRM_FORMAT_MOD_ARM_TYPE_AFRC 0x02
216#define DRM_FORMAT_MOD_ARM_AFRC(__afrc_mode) DRM_FORMAT_MOD_ARM_CODE(DRM_FORMAT_MOD_ARM_TYPE_AFRC, __afrc_mode)
217#define AFRC_FORMAT_MOD_CU_SIZE_MASK 0xf
218#define AFRC_FORMAT_MOD_CU_SIZE_16 (1ULL)
219#define AFRC_FORMAT_MOD_CU_SIZE_24 (2ULL)
220#define AFRC_FORMAT_MOD_CU_SIZE_32 (3ULL)
221#define AFRC_FORMAT_MOD_CU_SIZE_P0(__afrc_cu_size) (__afrc_cu_size)
222#define AFRC_FORMAT_MOD_CU_SIZE_P12(__afrc_cu_size) ((__afrc_cu_size) << 4)
223#define AFRC_FORMAT_MOD_LAYOUT_SCAN (1ULL << 8)
Christopher Ferrisd32ca142020-02-04 16:16:51 -0800224#define DRM_FORMAT_MOD_ARM_16X16_BLOCK_U_INTERLEAVED DRM_FORMAT_MOD_ARM_CODE(DRM_FORMAT_MOD_ARM_TYPE_MISC, 1ULL)
Christopher Ferris24f97eb2019-05-20 12:58:13 -0700225#define DRM_FORMAT_MOD_ALLWINNER_TILED fourcc_mod_code(ALLWINNER, 1)
Christopher Ferrisa9750ed2021-05-03 14:02:49 -0700226#define __fourcc_mod_amlogic_layout_mask 0xff
Christopher Ferris25c18d42020-10-14 17:42:58 -0700227#define __fourcc_mod_amlogic_options_shift 8
Christopher Ferrisa9750ed2021-05-03 14:02:49 -0700228#define __fourcc_mod_amlogic_options_mask 0xff
Christopher Ferris25c18d42020-10-14 17:42:58 -0700229#define DRM_FORMAT_MOD_AMLOGIC_FBC(__layout,__options) fourcc_mod_code(AMLOGIC, ((__layout) & __fourcc_mod_amlogic_layout_mask) | (((__options) & __fourcc_mod_amlogic_options_mask) << __fourcc_mod_amlogic_options_shift))
230#define AMLOGIC_FBC_LAYOUT_BASIC (1ULL)
231#define AMLOGIC_FBC_LAYOUT_SCATTER (2ULL)
232#define AMLOGIC_FBC_OPTION_MEM_SAVING (1ULL << 0)
Christopher Ferris05667cd2021-02-16 16:01:34 -0800233#define AMD_FMT_MOD fourcc_mod_code(AMD, 0)
234#define IS_AMD_FMT_MOD(val) (((val) >> 56) == DRM_FORMAT_MOD_VENDOR_AMD)
235#define AMD_FMT_MOD_TILE_VER_GFX9 1
236#define AMD_FMT_MOD_TILE_VER_GFX10 2
237#define AMD_FMT_MOD_TILE_VER_GFX10_RBPLUS 3
238#define AMD_FMT_MOD_TILE_GFX9_64K_S 9
239#define AMD_FMT_MOD_TILE_GFX9_64K_D 10
240#define AMD_FMT_MOD_TILE_GFX9_64K_S_X 25
241#define AMD_FMT_MOD_TILE_GFX9_64K_D_X 26
242#define AMD_FMT_MOD_TILE_GFX9_64K_R_X 27
243#define AMD_FMT_MOD_DCC_BLOCK_64B 0
244#define AMD_FMT_MOD_DCC_BLOCK_128B 1
245#define AMD_FMT_MOD_DCC_BLOCK_256B 2
246#define AMD_FMT_MOD_TILE_VERSION_SHIFT 0
247#define AMD_FMT_MOD_TILE_VERSION_MASK 0xFF
248#define AMD_FMT_MOD_TILE_SHIFT 8
249#define AMD_FMT_MOD_TILE_MASK 0x1F
250#define AMD_FMT_MOD_DCC_SHIFT 13
251#define AMD_FMT_MOD_DCC_MASK 0x1
252#define AMD_FMT_MOD_DCC_RETILE_SHIFT 14
253#define AMD_FMT_MOD_DCC_RETILE_MASK 0x1
254#define AMD_FMT_MOD_DCC_PIPE_ALIGN_SHIFT 15
255#define AMD_FMT_MOD_DCC_PIPE_ALIGN_MASK 0x1
256#define AMD_FMT_MOD_DCC_INDEPENDENT_64B_SHIFT 16
257#define AMD_FMT_MOD_DCC_INDEPENDENT_64B_MASK 0x1
258#define AMD_FMT_MOD_DCC_INDEPENDENT_128B_SHIFT 17
259#define AMD_FMT_MOD_DCC_INDEPENDENT_128B_MASK 0x1
260#define AMD_FMT_MOD_DCC_MAX_COMPRESSED_BLOCK_SHIFT 18
261#define AMD_FMT_MOD_DCC_MAX_COMPRESSED_BLOCK_MASK 0x3
262#define AMD_FMT_MOD_DCC_CONSTANT_ENCODE_SHIFT 20
263#define AMD_FMT_MOD_DCC_CONSTANT_ENCODE_MASK 0x1
264#define AMD_FMT_MOD_PIPE_XOR_BITS_SHIFT 21
265#define AMD_FMT_MOD_PIPE_XOR_BITS_MASK 0x7
266#define AMD_FMT_MOD_BANK_XOR_BITS_SHIFT 24
267#define AMD_FMT_MOD_BANK_XOR_BITS_MASK 0x7
268#define AMD_FMT_MOD_PACKERS_SHIFT 27
269#define AMD_FMT_MOD_PACKERS_MASK 0x7
270#define AMD_FMT_MOD_RB_SHIFT 30
271#define AMD_FMT_MOD_RB_MASK 0x7
272#define AMD_FMT_MOD_PIPE_SHIFT 33
273#define AMD_FMT_MOD_PIPE_MASK 0x7
274#define AMD_FMT_MOD_SET(field,value) ((uint64_t) (value) << AMD_FMT_MOD_ ##field ##_SHIFT)
275#define AMD_FMT_MOD_GET(field,value) (((value) >> AMD_FMT_MOD_ ##field ##_SHIFT) & AMD_FMT_MOD_ ##field ##_MASK)
276#define AMD_FMT_MOD_CLEAR(field) (~((uint64_t) AMD_FMT_MOD_ ##field ##_MASK << AMD_FMT_MOD_ ##field ##_SHIFT))
Christopher Ferris106b3a82016-08-24 12:15:38 -0700277#ifdef __cplusplus
Christopher Ferris48fe0ae2019-01-10 15:59:33 -0800278}
Christopher Ferris106b3a82016-08-24 12:15:38 -0700279#endif
Ben Cheng655a7c02013-10-16 16:09:24 -0700280#endif