blob: ff3d42a48fdaabee9421d9bf71f22486dedc5691 [file] [log] [blame]
Christopher Ferris9ce28842018-10-25 12:11:39 -07001/****************************************************************************
2 ****************************************************************************
3 ***
4 *** This header was automatically generated from a Linux kernel header
5 *** of the same name, to make information necessary for userspace to
6 *** call into the kernel available to libc. It contains only constants,
7 *** structures, and macros generated from the original header, and thus,
8 *** contains no copyrightable information.
9 ***
10 *** To edit the content of this header, modify the corresponding
11 *** source file (e.g. under external/kernel-headers/original/) then
12 *** run bionic/libc/kernel/tools/update_all.py
13 ***
14 *** Any manual change here will be lost the next time this script will
15 *** be run. You've been warned!
16 ***
17 ****************************************************************************
18 ****************************************************************************/
19#ifndef __HDA_TPLG_INTERFACE_H__
20#define __HDA_TPLG_INTERFACE_H__
21#include <linux/types.h>
22#define SKL_CONTROL_TYPE_BYTE_TLV 0x100
23#define SKL_CONTROL_TYPE_MIC_SELECT 0x102
Christopher Ferris8177cdf2020-08-03 11:53:55 -070024#define SKL_CONTROL_TYPE_MULTI_IO_SELECT 0x103
25#define SKL_CONTROL_TYPE_MULTI_IO_SELECT_DMIC 0x104
Christopher Ferris9ce28842018-10-25 12:11:39 -070026#define HDA_SST_CFG_MAX 900
27#define MAX_IN_QUEUE 8
28#define MAX_OUT_QUEUE 8
29#define SKL_UUID_STR_SZ 40
30enum skl_event_types {
31 SKL_EVENT_NONE = 0,
32 SKL_MIXER_EVENT,
33 SKL_MUX_EVENT,
34 SKL_VMIXER_EVENT,
35 SKL_PGA_EVENT
36};
37enum skl_ch_cfg {
38 SKL_CH_CFG_MONO = 0,
39 SKL_CH_CFG_STEREO = 1,
40 SKL_CH_CFG_2_1 = 2,
41 SKL_CH_CFG_3_0 = 3,
42 SKL_CH_CFG_3_1 = 4,
43 SKL_CH_CFG_QUATRO = 5,
44 SKL_CH_CFG_4_0 = 6,
45 SKL_CH_CFG_5_0 = 7,
46 SKL_CH_CFG_5_1 = 8,
47 SKL_CH_CFG_DUAL_MONO = 9,
48 SKL_CH_CFG_I2S_DUAL_STEREO_0 = 10,
49 SKL_CH_CFG_I2S_DUAL_STEREO_1 = 11,
Christopher Ferris37c3f3c2023-07-10 10:59:05 -070050 SKL_CH_CFG_7_1 = 12,
51 SKL_CH_CFG_4_CHANNEL = SKL_CH_CFG_7_1,
Christopher Ferris9ce28842018-10-25 12:11:39 -070052 SKL_CH_CFG_INVALID
53};
54enum skl_module_type {
55 SKL_MODULE_TYPE_MIXER = 0,
56 SKL_MODULE_TYPE_COPIER,
57 SKL_MODULE_TYPE_UPDWMIX,
58 SKL_MODULE_TYPE_SRCINT,
59 SKL_MODULE_TYPE_ALGO,
60 SKL_MODULE_TYPE_BASE_OUTFMT,
61 SKL_MODULE_TYPE_KPB,
62 SKL_MODULE_TYPE_MIC_SELECT,
63};
64enum skl_core_affinity {
65 SKL_AFFINITY_CORE_0 = 0,
66 SKL_AFFINITY_CORE_1,
67 SKL_AFFINITY_CORE_MAX
68};
69enum skl_pipe_conn_type {
70 SKL_PIPE_CONN_TYPE_NONE = 0,
71 SKL_PIPE_CONN_TYPE_FE,
72 SKL_PIPE_CONN_TYPE_BE
73};
74enum skl_hw_conn_type {
75 SKL_CONN_NONE = 0,
76 SKL_CONN_SOURCE = 1,
77 SKL_CONN_SINK = 2
78};
79enum skl_dev_type {
80 SKL_DEVICE_BT = 0x0,
81 SKL_DEVICE_DMIC = 0x1,
82 SKL_DEVICE_I2S = 0x2,
83 SKL_DEVICE_SLIMBUS = 0x3,
84 SKL_DEVICE_HDALINK = 0x4,
85 SKL_DEVICE_HDAHOST = 0x5,
86 SKL_DEVICE_NONE
87};
88enum skl_interleaving {
89 SKL_INTERLEAVING_PER_CHANNEL = 0,
90 SKL_INTERLEAVING_PER_SAMPLE = 1,
91};
92enum skl_sample_type {
93 SKL_SAMPLE_TYPE_INT_MSB = 0,
94 SKL_SAMPLE_TYPE_INT_LSB = 1,
95 SKL_SAMPLE_TYPE_INT_SIGNED = 2,
96 SKL_SAMPLE_TYPE_INT_UNSIGNED = 3,
97 SKL_SAMPLE_TYPE_FLOAT = 4
98};
99enum module_pin_type {
100 SKL_PIN_TYPE_HOMOGENEOUS,
101 SKL_PIN_TYPE_HETEROGENEOUS,
102};
103enum skl_module_param_type {
104 SKL_PARAM_DEFAULT = 0,
105 SKL_PARAM_INIT,
106 SKL_PARAM_SET,
107 SKL_PARAM_BIND
108};
109struct skl_dfw_algo_data {
110 __u32 set_params : 2;
111 __u32 rsvd : 30;
112 __u32 param_id;
113 __u32 max;
Christopher Ferris7447a1c2022-10-04 18:24:44 -0700114 char params[];
Colin Cross4ac33222022-12-15 15:45:35 -0800115} __attribute__((__packed__));
Christopher Ferris9ce28842018-10-25 12:11:39 -0700116enum skl_tkn_dir {
117 SKL_DIR_IN,
118 SKL_DIR_OUT
119};
120enum skl_tuple_type {
121 SKL_TYPE_TUPLE,
122 SKL_TYPE_DATA
123};
124struct skl_dfw_v4_module_pin {
125 __u16 module_id;
126 __u16 instance_id;
Colin Cross4ac33222022-12-15 15:45:35 -0800127} __attribute__((__packed__));
Christopher Ferris9ce28842018-10-25 12:11:39 -0700128struct skl_dfw_v4_module_fmt {
129 __u32 channels;
130 __u32 freq;
131 __u32 bit_depth;
132 __u32 valid_bit_depth;
133 __u32 ch_cfg;
134 __u32 interleaving_style;
135 __u32 sample_type;
136 __u32 ch_map;
Colin Cross4ac33222022-12-15 15:45:35 -0800137} __attribute__((__packed__));
Christopher Ferris9ce28842018-10-25 12:11:39 -0700138struct skl_dfw_v4_module_caps {
139 __u32 set_params : 2;
140 __u32 rsvd : 30;
141 __u32 param_id;
142 __u32 caps_size;
143 __u32 caps[HDA_SST_CFG_MAX];
Colin Cross4ac33222022-12-15 15:45:35 -0800144} __attribute__((__packed__));
Christopher Ferris9ce28842018-10-25 12:11:39 -0700145struct skl_dfw_v4_pipe {
146 __u8 pipe_id;
147 __u8 pipe_priority;
148 __u16 conn_type : 4;
149 __u16 rsvd : 4;
150 __u16 memory_pages : 8;
Colin Cross4ac33222022-12-15 15:45:35 -0800151} __attribute__((__packed__));
Christopher Ferris9ce28842018-10-25 12:11:39 -0700152struct skl_dfw_v4_module {
153 char uuid[SKL_UUID_STR_SZ];
154 __u16 module_id;
155 __u16 instance_id;
156 __u32 max_mcps;
157 __u32 mem_pages;
158 __u32 obs;
159 __u32 ibs;
160 __u32 vbus_id;
161 __u32 max_in_queue : 8;
162 __u32 max_out_queue : 8;
163 __u32 time_slot : 8;
164 __u32 core_id : 4;
165 __u32 rsvd1 : 4;
166 __u32 module_type : 8;
167 __u32 conn_type : 4;
168 __u32 dev_type : 4;
169 __u32 hw_conn_type : 4;
170 __u32 rsvd2 : 12;
171 __u32 params_fixup : 8;
172 __u32 converter : 8;
173 __u32 input_pin_type : 1;
174 __u32 output_pin_type : 1;
175 __u32 is_dynamic_in_pin : 1;
176 __u32 is_dynamic_out_pin : 1;
177 __u32 is_loadable : 1;
178 __u32 rsvd3 : 11;
179 struct skl_dfw_v4_pipe pipe;
180 struct skl_dfw_v4_module_fmt in_fmt[MAX_IN_QUEUE];
181 struct skl_dfw_v4_module_fmt out_fmt[MAX_OUT_QUEUE];
182 struct skl_dfw_v4_module_pin in_pin[MAX_IN_QUEUE];
183 struct skl_dfw_v4_module_pin out_pin[MAX_OUT_QUEUE];
184 struct skl_dfw_v4_module_caps caps;
Colin Cross4ac33222022-12-15 15:45:35 -0800185} __attribute__((__packed__));
Christopher Ferris9ce28842018-10-25 12:11:39 -0700186#endif